Design and investigation of dopingless dual-gate tunneling transistor based on line tunneling

被引:10
|
作者
Li, Wei [1 ]
Liu, Hongxia [1 ]
Wang, Shulong [1 ]
Chen, Shupeng [1 ]
Han, Tao [1 ]
Yang, Kun [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Wide Band Gap Semicond Mat & Devices Educ, Xian 710071, Shaanxi, Peoples R China
基金
中国国家自然科学基金;
关键词
FIELD-EFFECT TRANSISTOR; PERFORMANCE; TFET;
D O I
10.1063/1.5087879
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The dopingless tunneling FET (DLTFET) has attracted more and more attention due to the reduction of process complexity comparing to traditional TFET with heavy doping source and drain regions. But the on-state current of conventional DLTFET is lower because its on-state current is only determined by point tunneling (PT) between source and channel. In this work, a new dual-gate DLTFET based on line tunneling (LT) is designed and studied by Sentaurus TCAD simulation tool. The on-state current and subthreshold swing (SS) of DLTFET are greatly improved by skillfully designing back gate engineering and bias. Applying this novel design, the line tunneling is created from channel bottom to channel top, which dramatically enhances tunneling area and tunneling current. So the on-state current of LT_DLTFET consists of point tunneling between source and channel as well as line tunneling in channel region. Comparing to the traditional PT_DLTFET based on Ge, the simulation results reveal that the on-state current of LT_DLTFET based on Ge is increased to 14.8 mu A/mu m from 6.5 mu A/mu m at Vg=1V and Vd=0.5V, and the average SS and minimum SS are decreased to 22.9mV/dec and 6.5mV/dec from 33.9 mV/dec and 9.5mV/dec, respectively. The LT_DLTFET is also proper to both Si and III-V materials. This design greatly promotes the application potential of DLTFET. (c) 2019 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).
引用
收藏
页数:7
相关论文
共 50 条
  • [41] Quantum Capacitance of a Dual-Gate Field-Effect Transistor
    Fedorov, I. B.
    Dorozhkin, S. I.
    Kapustin, A. A.
    [J]. JOURNAL OF SURFACE INVESTIGATION, 2021, 15 (06): : 1168 - 1173
  • [42] DUAL-GATE SILICON PERMEABLE BASE TRANSISTOR WITH HIGH TRANSCONDUCTANCE
    GRUHLE, A
    VESCAN, L
    BENEKING, H
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 1988, 4 (02) : 139 - 139
  • [43] Dual-gate field effect transistor based on ZnO nanowire with high-K gate dielectrics
    Yao, Zongni
    Sun, Weijie
    Li, Wuxia
    Yang, Haifang
    Li, Junjie
    Gu, Changzhi
    [J]. MICROELECTRONIC ENGINEERING, 2012, 98 : 343 - 346
  • [44] Ultrafast sampling of a dual-gate field-effect transistor
    Baynes, ND
    Allam, J
    Cleaver, JRA
    [J]. ULTRAFAST PROCESSES IN SPECTROSCOPY, 1996, : 653 - 657
  • [45] Quantum Capacitance of a Dual-Gate Field-Effect Transistor
    I. B. Fedorov
    S. I. Dorozhkin
    A. A. Kapustin
    [J]. Journal of Surface Investigation: X-ray, Synchrotron and Neutron Techniques, 2021, 15 : 1168 - 1173
  • [46] TCAD Simulations of Dual Gate Dopingless Tunnel Field Effect Transistor with Spacer
    Naik, Eslavath Raja
    Chauhan, Sudakar Singh
    Verma, Gaurav
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 364 - 367
  • [47] TCAD Simulations of Dual Gate N+ Pocket based Dopingless Tunnel Field Effect Transistor
    Naik, Eslavath Raja
    Chauhan, Sudakar Singh
    Verma, Gaurav
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1592 - 1595
  • [48] Variability-Aware Table-Based DC Model of a Dual-Gate Transistor
    Kasprowicz, Dominik
    [J]. PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 154 - 158
  • [49] Lateral confinement in a resonant tunneling transistor with a buried metallic gate
    Wernersson, LE
    Suhara, M
    Carlsson, N
    Furuya, K
    Gustafson, B
    Litwin, A
    Samuelson, L
    Seifert, W
    [J]. APPLIED PHYSICS LETTERS, 1999, 74 (02) : 311 - 313
  • [50] Pi-gate tunneling field-effect transistor charge trapping nonvolatile memory based on all tunneling transportation
    Jhan, Yi-Ruei
    Wu, Yung-Chun
    Lin, Hsin-Yi
    Hung, Min-Feng
    [J]. APPLIED PHYSICS LETTERS, 2013, 103 (05)