Interface Engineering of High-k Dielectrics and Metal Contacts for High Performance Top-gated MoS2 FETs

被引:3
|
作者
Bhattacharjee, S. [1 ]
Ganapathi, K. L. [1 ]
Mohan, S. [1 ]
Bhat, N. [1 ]
机构
[1] Indian Inst Sci, Ctr Nano Sci & Engn CeNSE, Bangalore 560012, Karnataka, India
关键词
MULTILAYER MOS2; TRANSISTORS; RESISTANCE;
D O I
10.1149/08001.0101ecst
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A combination of contact and gate dielectric engineering is utilized to achieve very high performance few layer MoS2 FET. Sulfur treatment before the formation of Ni and Pd source/drain contacts helps in reducing the schottky barrier height and thereby resulting in 10x reduction in contact resistance. The e-beam evaporated 30nm HfO2 gate dielectric, with optimized processing condition, yields 6.1nm EOT, with interface trap density in the mid 10(11) /cm(2) range. The top gated MoS2 FET demonstrates field effect mobility of 63 cm(2)/V-sec. This FET is used along with a depletion mode n-channel FET load, to demonstrate inverter circuit characteristics with output to input gain of 9.
引用
收藏
页码:101 / 107
页数:7
相关论文
共 50 条
  • [1] Top-Gated MOS2 Capacitors and Transistors with High-k Dielectrics for Interface Study
    Zhao, Peng
    Azcatl, Angelica
    Bolshakov-Barrett, Pavel
    Wallace, Robert M.
    Young, Chadwin D.
    Hurley, Paul K.
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2016, : 172 - 175
  • [2] Interface Engineering for High-Performance Top-Gated MoS2 Field Effect Transistors
    Liao, Lei
    Zou, Xuming
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [3] Interface Engineering for High-Performance Top-Gated MoS2 Field-Effect Transistors
    Zou, Xuming
    Wang, Jingli
    Chiu, Chung-Hua
    Wu, Yun
    Xiao, Xiangheng
    Jiang, Changzhong
    Wu, Wen-Wei
    Mai, Liqiang
    Chen, Tangsheng
    Li, Jinchai
    Ho, Johnny C.
    Liao, Lei
    ADVANCED MATERIALS, 2014, 26 (36) : 6255 - 6261
  • [4] Top-Gated Graphene Nanoribbon Transistors with Ultrathin High-k Dielectrics
    Liao, Lei
    Bai, Jingwei
    Cheng, Rui
    Lin, Yung-Chen
    Jiang, Shan
    Huang, Yu
    Duan, Xiangfeng
    NANO LETTERS, 2010, 10 (05) : 1917 - 1921
  • [5] Integration of High-k Oxide on MoS2 by Using Ozone Pretreatment for High-Performance MoS2 Top-Gated Transistor with Thickness-Dependent Carrier Scattering Investigation
    Wang, Jingli
    Li, Songlin
    Zou, Xuming
    Ho, Johnny
    Liao, Lei
    Xiao, Xiangheng
    Jiang, Changzhong
    Hu, Weida
    Wang, Jianlu
    Li, Jinchai
    SMALL, 2015, 11 (44) : 5932 - 5938
  • [6] Atomic layer deposition of sub-10 nm high-K gate dielectrics on top-gated MoS2 transistors without surface functionalization
    Lin, Yu-Shu
    Cheng, Po-Hsien
    Huang, Kuei-Wen
    Lin, Hsin-Chih
    Chen, Miin-Jang
    APPLIED SURFACE SCIENCE, 2018, 443 : 421 - 428
  • [7] Electrical characterization of top-gated molybdenum disulfide metal-oxide-semiconductor capacitors with high-k dielectrics
    Zhao, P.
    Vyas, P. B.
    McDonnell, S.
    Bolshakov-Barrett, P.
    Azcatl, A.
    Hinkle, C. L.
    Hurley, P. K.
    Wallace, R. M.
    Young, C. D.
    MICROELECTRONIC ENGINEERING, 2015, 147 : 151 - 154
  • [8] Analyzing the Effect of High-k Dielectric-Mediated Doping on Contact Resistance in Top-Gated Monolayer MoS2 Transistors
    Alharbi, Abdullah
    Shahrjerdi, Davood
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (10) : 4084 - 4092
  • [9] Graphene Top-gated MoS2 Phototransistors
    Sheng, Yaochen
    Chen, Xinyu
    Liao, Fuyou
    Deng, Jianan
    Wan, Jing
    Bao, Wenzhong
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [10] Electrical characterization of top-gated molybdenum disulfide field-effect-transistors with high-k dielectrics
    Bolshakov, Pavel
    Zhao, Peng
    Azcatl, Angelica
    Hurley, Paul K.
    Wallace, Robert M.
    Young, Chadwin D.
    MICROELECTRONIC ENGINEERING, 2017, 178 : 190 - 193