Coupling Mitigation in 3-D Multiple-Stacked Devices

被引:5
|
作者
Yaghini, Pooria M. [1 ]
Eghbal, Ashkan [1 ]
Khayambashi, Misagh [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Ctr Pervas Commun & Comp, Irvine, CA 92697 USA
关键词
3-D multiple-stacked IC; coupling; reliability; signal integrity (SI); through-silicon via (TSV); RELIABILITY; SILICON; AWARE; OPTIMIZATION; TSVS;
D O I
10.1109/TVLSI.2014.2379263
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 3-D multiple-stacked IC has been proposed to support energy efficiency for data center operations as dynamic RAM (DRAM) scaling improves annually. 3-D multiple-stacked IC is a single package containing multiple dies, stacked together, using through-silicon via (TSV) technology. Despite the advantages of 3-D design, fault occurrence rate increases with feature-size reduction of logic devices, which gets worse for 3-D stacked designs. TSV coupling is one of the main reliability issues for 3-D multiple-stacked IC data TSVs. It has large disruptive effects on signal integrity and transmission delay. In this paper, we first characterize the inductance parasitics in contemporary TSVs, and then we analyze and present a classification for inductive coupling cases. Next, we devise a coding algorithm to mitigate the TSV-to-TSV inductive coupling. The coding method controls the current flow direction in TSVs by adjusting the data bit streams at run time to minimize the inductive coupling effects. After performing formal analyses on the efficiency scalability of devised algorithm, an enhanced approach supporting larger bus sizes is proposed. Our experimental results show that the proposed coding algorithm yields significant improvements, while its hardware-implemented encoder results in tangible latency, power consumption, and area.
引用
收藏
页码:2931 / 2944
页数:14
相关论文
共 50 条
  • [41] Simultaneous 3-D Wireless Power Transfer to Multiple Moving Devices With Different Power Demands
    Tang, Weiyi
    Zhu, Qi
    Yang, Jian
    Song, Dongran
    Su, Mei
    Zou, Runmin
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (05) : 4533 - 4546
  • [42] Capacitance of TSVs in 3-D Stacked Chips a Problem? Not for Neuromorphic Systems!
    Joubert, Antoine
    Duranton, Marc
    Belhadj, Bilel
    Temam, Olivier
    Heliot, Rodolphe
    [J]. 2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 1260 - 1261
  • [43] Processing thick multilevel polyimide films for 3-D stacked memory
    Caterer, MD
    Daubenspeck, TH
    Ference, TG
    Holmes, SJ
    Quinn, RM
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 1999, 22 (02): : 189 - 199
  • [44] Numerical optimization of silicon stacked module for 3-D packaging applications
    Institute of High-Performance Computing, A STAR, Singapore Science Park II, Singapore 117528, Singapore
    不详
    [J]. J. Microelectron. Electron. Packag., 2008, 2 (68-76):
  • [45] Design of a 3-D Stacked Floating-point Goldschmidt Divider
    Tada, Jubee
    Egawa, Ryusuke
    Kobayashi, Hiroaki
    [J]. 2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [46] A 3-D stacked package solution for DDR-SDRAM applications
    Krishnan, S
    Kim, YG
    Bang, KM
    [J]. TWENTIETH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, PROCEEDINGS 2004, 2004, : 64 - 69
  • [47] 3-D Stacked Image Sensor With Deep Neural Network Computation
    Amir, Mohammad Faisal
    Ko, Jong Hwan
    Na, Taesik
    Kim, Duckhwan
    Mukhopadhyay, Saibal
    [J]. IEEE SENSORS JOURNAL, 2018, 18 (10) : 4187 - 4199
  • [48] Fast, Ring-Based Design of 3-D Stacked DRAM
    Douglass, Andrew J.
    Khatri, Sunil P.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (08) : 1731 - 1741
  • [49] Integrated Liquid Cooling Systems for 3-D Stacked TSV Modules
    Tang, Gong Yue
    Tan, Siow Pin
    Khan, Navas
    Pinjala, D.
    Lau, John H.
    Bin Yu, Ai
    Vaidyanathan, Kripesh
    Toh, Kok Chuan
    [J]. IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2010, 33 (01): : 184 - 195
  • [50] Runtime 3-D Stacked Cache Management for Chip-Multiprocessors
    Jung, Jongpil
    Kang, Kyungsu
    De Micheli, Giovanni
    Kyung, Chong-Min
    [J]. PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 68 - 72