Coupling Mitigation in 3-D Multiple-Stacked Devices

被引:5
|
作者
Yaghini, Pooria M. [1 ]
Eghbal, Ashkan [1 ]
Khayambashi, Misagh [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Ctr Pervas Commun & Comp, Irvine, CA 92697 USA
关键词
3-D multiple-stacked IC; coupling; reliability; signal integrity (SI); through-silicon via (TSV); RELIABILITY; SILICON; AWARE; OPTIMIZATION; TSVS;
D O I
10.1109/TVLSI.2014.2379263
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 3-D multiple-stacked IC has been proposed to support energy efficiency for data center operations as dynamic RAM (DRAM) scaling improves annually. 3-D multiple-stacked IC is a single package containing multiple dies, stacked together, using through-silicon via (TSV) technology. Despite the advantages of 3-D design, fault occurrence rate increases with feature-size reduction of logic devices, which gets worse for 3-D stacked designs. TSV coupling is one of the main reliability issues for 3-D multiple-stacked IC data TSVs. It has large disruptive effects on signal integrity and transmission delay. In this paper, we first characterize the inductance parasitics in contemporary TSVs, and then we analyze and present a classification for inductive coupling cases. Next, we devise a coding algorithm to mitigate the TSV-to-TSV inductive coupling. The coding method controls the current flow direction in TSVs by adjusting the data bit streams at run time to minimize the inductive coupling effects. After performing formal analyses on the efficiency scalability of devised algorithm, an enhanced approach supporting larger bus sizes is proposed. Our experimental results show that the proposed coding algorithm yields significant improvements, while its hardware-implemented encoder results in tangible latency, power consumption, and area.
引用
收藏
页码:2931 / 2944
页数:14
相关论文
共 50 条
  • [1] Affordable and Comprehensive Testing of 3-D Stacked Die Devices
    Cote, Jean-Francois
    Fan, Jeff
    Shen, Sean
    Danialy, Givargis
    Lipinski, Marcin
    Garbers, Michael
    Yang, Wu
    Keim, Martin
    Glowatz, Andreas
    Reynick, Joe
    Patel, Ayush
    Michna, Joanna
    [J]. IEEE DESIGN & TEST, 2022, 39 (05) : 17 - 25
  • [2] Advanced 3-D stacked technology
    Fillion, R
    Wojnarowski, R
    Kapusta, C
    Saia, R
    Kwiatkowski, K
    Lyke, J
    [J]. PROCEEDINGS OF 5TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2003, : 13 - 18
  • [3] Design of Multiple-Stacked Current Recycling Linear Regulators for Biomedical Implants
    Yang, Yuanyuan
    Lehmann, Torsten
    [J]. 2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [4] 3-D Stacked Package Technology and Trends
    Carson, Flynn P.
    Kim, Young Cheol
    Yoon, In Sang
    [J]. PROCEEDINGS OF THE IEEE, 2009, 97 (01) : 31 - 42
  • [5] 3-D Stacked Die: Now or Future?
    Bansal, Samta
    Rey, Juan C.
    Yang, Andrew
    Jang, Myung-Soo
    Lu, L. C.
    Magarshack, Philippe
    Pol, Marchal
    Radojcic, Riko
    [J]. PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 298 - 299
  • [6] 3-D design of stacked die and SiP
    [J]. Jensen, G. (gjensen@cad-design.com), 2005, IHS Publishing Group (14):
  • [7] The time is now for 3-D stacked die
    Nelson, Rick
    [J]. EDN, 2010, 55 (13) : 9 - 9
  • [8] Reliability study of 3-D stacked structures
    Heikkilä, R
    Tanskanen, J
    Ristolainen, EO
    [J]. 52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1449 - 1453
  • [9] Mitigation of TSV-Substrate Noise Coupling in 3-D CMOS SOI Technology
    Gu, Xiaoxiong
    Jenkins, Keith
    [J]. 2013 IEEE 22ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2013, : 73 - 76
  • [10] Design Methodology in Wireless Power Transfer System for 3-D Stacked Multiple Receivers
    Yanagawa, Shusuke
    Shimizu, Ryota
    Hamada, Mototsugu
    Shimizu, Toru
    Kuroda, Tadahiro
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,