共 50 条
Soft digital signal processing
被引:178
|作者:
Hegde, R
[1
]
Shanbhag, NR
[1
]
机构:
[1] Univ Illinois, Coordinated Sci Lab, Dept Elect & Comp Engn, Urbana, IL 61801 USA
基金:
美国国家科学基金会;
关键词:
due to deep submicron (DSM) noise;
low power;
noise-tolerant design;
voltage oversealing;
D O I:
10.1109/92.974895
中图分类号:
TP3 [计算技术、计算机技术];
学科分类号:
0812 ;
摘要:
In this paper, we propose a framework for low-energy digital signal processing (DSP), where the supply voltage is scaled beyond the critical voltage imposed by the requirement to match the critical path delay to the throughput. This deliberate introduction of input-dependent errors leads to degradation in the algorithmic performance, which is compensated for via algorithmic noise-tolerance (ANT) schemes. The resulting setup that comprises of the DSP architecture operating at subcritical voltage and the error control scheme is referred to as soft DSP. The effectiveness of the proposed scheme is enhanced when arithmetic units with a higher "delay imbalance" are employed. A prediction- based error-control scheme is proposed to enhance the performance of the filtering algorithm in the presence of errors due to soft computations. For a frequency selective filter, it is shown that the proposed scheme provides 60-81% reduction in energy dissipation for filter bandwidths up to 0.5pi (where 2pi corresponds to the sampling frequency f(s)) over that achieved via conventional architecture and voltage scaling, with a maximum of 0.5-dB degradation in the output signal-to-noise ratio (SNRo). It is also shown that the proposed algorithmic noise-tolerance schemes can also be used to improve the performance of DSP algorithms in presence of bit-error rates of up to 10(-3) due to deep submicron (DSM) noise.
引用
收藏
页码:813 / 823
页数:11
相关论文