Research on error-correction algorithm of high-speed QKD system based on FPGA

被引:0
|
作者
Tang, Shi-Biao [1 ]
Cheng, Jie [1 ]
机构
[1] QuantumCTek Co Ltd, D3 Bldg,800 Wangjiang Xi Rd, Hefei 230088, Anhui, Peoples R China
基金
中国国家自然科学基金;
关键词
Quantum key distribution; parity check; hamming error correction; FPGA;
D O I
10.1142/S0219749919500138
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In the process of quantum key distribution (QKD), error correction algorithm is used to correct the error bits of the key at both ends. The existing applied QKD system has a low key rate and is generally Kbps of magnitude. Therefore, the performance requirement of data processing such as error correction is not high. In order to cope with the development demand of high-speed QKD system in the future, this paper introduces the Winnow algorithm to realize high-speed parity and hamming error correction based on Field Programmable Gate Array (FPGA), and explores the performance limit of this algorithm. FPGA hardware implementation can achieve the scale of Mbps bandwidth, with choosing different group length of sifted key by different error rate, and can achieve higher error correction efficiency by reducing the information leakage in the process of error correction, and improves the QKD system's secure key rate, thus helping the future high-speed QKD system.
引用
收藏
页数:14
相关论文
共 50 条
  • [11] ERROR CORRECTION IN HIGH-SPEED ARITHMETIC
    CHIEN, RT
    HONG, SJ
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1972, C 21 (05) : 433 - &
  • [12] A high-speed image acquisition system based on FPGA
    Zhang, Yan-Mei
    Chai, Fang-Jiao
    [J]. Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2010, 30 (09): : 1117 - 1120
  • [13] Research on Optimized Speed Measurement Algorithm Based on Error Correction
    Peng Zeng De
    Dou Feng Shan
    Long Zhi Qiang
    [J]. 2019 CHINESE AUTOMATION CONGRESS (CAC2019), 2019, : 1882 - 1887
  • [14] High-speed color sorting algorithm based on FPGA implementation
    Chen, Paining
    Gao, Mingyu
    Huang, Jiye
    Yang, Yuxiang
    Zeng, Yu
    [J]. 2018 IEEE 27TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2018, : 235 - 239
  • [15] High-speed FPGA-based Implementations of a Genetic Algorithm
    Vavouras, Michalis
    Papadimitriou, Kyprianos
    Papaefstathiou, Ioannis
    [J]. 2009 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2009, : 9 - 16
  • [16] Dynamic high-speed acquisition system design of transmission error with USB based on LabVIEW and FPGA
    Yong, Zheng
    Yan, Chen
    [J]. SIXTH INTERNATIONAL SYMPOSIUM ON PRECISION MECHANICAL MEASUREMENTS, 2013, 8916
  • [17] Design of a Bit Error Ratio Testing and Error Correction System Based on High-Speed Serial Interface
    Zhu, Lingjun
    Wang, Jian
    Lai, Jinmei
    [J]. 2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1297 - 1299
  • [18] Simple and high-speed polarization-based QKD
    Grunenfelder, Fadri
    Boaron, Alberto
    Rusca, Davide
    Martin, Anthony
    Zbinden, Hugo
    [J]. APPLIED PHYSICS LETTERS, 2018, 112 (05)
  • [19] HIGH-SPEED ERROR CORRECTION CIRCUIT BASED ON ITERATIVE CELLS
    CASTAGNOLO, B
    RIZZI, M
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 74 (04) : 529 - 540
  • [20] Fixed-latency System for High-speed Serial Transmission Between FPGA Devices with Forward Error Correction
    Kruszcwski, Michal
    Zabolotny, Wojciech Marek
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2020, 66 (03) : 545 - 553