Low Power Reconfigurable Hilbert Transformer Design with Row Bypassing Multiplier on FPGA

被引:0
|
作者
aggarwal, Meenakshi [1 ]
Barsainya, Richa [1 ]
Rawat, Tarun Kumar [1 ]
机构
[1] Netaji Subhas Inst Technol, Div Elect & Commun Engn, New Delhi 110078, India
关键词
FPGA; Hilbert transformer; IIR digital filters; row bypassing; carry save adders; ripple carry adders; FIR; DIFFERENTIATORS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reconfigurability and low power have always been the main concern for the efficient filter implementation. This paper introduces two new low power and high speed reconfigurable Hilbert transformer designs. These designs are based on the carry save adder (CSA) and ripple carry adder (RCA) based row bypassing multipliers. The primary power reduction is procured by turning off adders when the multiplier operands are zero. In addition, the proposed Hilbert transformers are implemented with parallel architecture of multipliers to shorten the delay time. The proposed designs can be dynamically reconfigured with arbitrary coefficients that are only limited by their length and word size. These Hilbert transformers have been implemented and tested on Vertex-IV field programmable gate array (FPGA) board. The effectiveness of the proposed design method is presented with an example. The performance of both the designs is evaluated in terms of area (number of slices), speed, i.e., maximum frequency and power consumption. The results depict that the CSA row bypassing multiplier based Hilbert transformer achieves 17% increase in speed and 13% area reduction in comparison with RCA row bypassing multiplier based Hilbert transformer. While the power dissipation of the later transformer is 65% less than the former one.
引用
收藏
页码:581 / 585
页数:5
相关论文
共 50 条
  • [1] Implementation of Low Power Reconfigurable Parametric Equalizer with Row Bypassing Multiplier on FPGA
    Agarwal, Meenakshi
    Barsainya, Richa
    Rawat, Tarun Kumar
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1352 - 1357
  • [2] Low-Power Multiplier Design with Row and Column Bypassing
    Yan, Jin-Tai
    Chen, Zhi-Wei
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 227 - 230
  • [3] Design of low power fixed-width multiplier with row bypassing
    Balamurugan, S.
    Ghosh, Sneha
    Atul
    Balakumaran, S.
    Marimuthu, R.
    Mallick, P. S.
    IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1568 - 1575
  • [4] Low power and high speed multiplier design with row bypassing and parallel architecture
    Kuo, Ko-Chi
    Chou, Chi-Wen
    MICROELECTRONICS JOURNAL, 2010, 41 (10) : 639 - 650
  • [5] LOW POWER PARALLEL MULTIPLIER DESIGN USING ROW-COLUMN BYPASSING
    Iyappan, G. Iyyakutti
    Lalitha, V.
    ICMEE 2009: PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON MECHANICAL AND ELECTRONICS ENGINEERING, 2010, : 225 - +
  • [6] Low-Power Multiplier Design Using a Bypassing Technique
    Wang, Chua-Chin
    Sung, Gang-Neng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
  • [7] Low-Power Multiplier Design Using a Bypassing Technique
    Chua-Chin Wang
    Gang-Neng Sung
    Journal of Signal Processing Systems, 2009, 57 : 331 - 338
  • [8] Design of a dedicated reconfigurable multiplier in an FPGA
    Institute of Semiconductors, Chinese Academy of Sciences, Beijing 100083, China
    Pan Tao Ti Hsueh Pao, 2008, 11 (2218-2225): : 2218 - 2225
  • [9] Design of Low Power Reconfigurable Floating Point Multiplier
    Pandey, Deepak
    Sharma, R. K.
    2016 CONFERENCE ON ADVANCES IN SIGNAL PROCESSING (CASP), 2016, : 276 - 279
  • [10] Low power parallel multiplier with column bypassing
    Wen, MC
    Wang, SJ
    Lin, YN
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1638 - 1641