共 50 条
- [1] Implementation of Low Power Reconfigurable Parametric Equalizer with Row Bypassing Multiplier on FPGA 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1352 - 1357
- [2] Low-Power Multiplier Design with Row and Column Bypassing IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 227 - 230
- [3] Design of low power fixed-width multiplier with row bypassing IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1568 - 1575
- [5] LOW POWER PARALLEL MULTIPLIER DESIGN USING ROW-COLUMN BYPASSING ICMEE 2009: PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON MECHANICAL AND ELECTRONICS ENGINEERING, 2010, : 225 - +
- [6] Low-Power Multiplier Design Using a Bypassing Technique JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
- [7] Low-Power Multiplier Design Using a Bypassing Technique Journal of Signal Processing Systems, 2009, 57 : 331 - 338
- [8] Design of a dedicated reconfigurable multiplier in an FPGA Pan Tao Ti Hsueh Pao, 2008, 11 (2218-2225): : 2218 - 2225
- [9] Design of Low Power Reconfigurable Floating Point Multiplier 2016 CONFERENCE ON ADVANCES IN SIGNAL PROCESSING (CASP), 2016, : 276 - 279
- [10] Low power parallel multiplier with column bypassing 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1638 - 1641