A Design of Multi-core System Based on Avalon Bus

被引:0
|
作者
Zhou, Qian [1 ]
Song, Yu-kun [1 ]
Zhang, Duo-li [1 ]
Du, Gao-ming [1 ]
机构
[1] Hefei Univ Technol, Inst VLSI Design, Hefei, Peoples R China
关键词
SoPC; Nios II; Multi-Core; JPEG decoding; Parallel processing; Avalon bus;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the development of a large scale integrated circuit and semiconductor production process, multi-processor on-chip system provides a feasible solution for the highly parallel computation and communications. In this paper, taking JPEG decoding as the starting point, a decoding system with multi-core processors based on the Avalon bus is presented. The paper also introduced the principle of JPEG decoding briefly and the hardware architecture of this system. And we also analyze the parallel process of JPEG decoding. Based on it, to verify the resource comparison, it is compared with the JPEG decoding system based on the AHB bus with 4-core on the EP2S180 FPGA development board. According to the experiments, the JPEG decoding system based on the Avalon bus with multi-core takes up less resource, and compared with the system based on the Avalon BUS with single-core, the total decoding time of the same four pictures of this system saves about 66.7%.
引用
收藏
页码:1456 / 1459
页数:4
相关论文
共 50 条
  • [41] On-chip bus architecture optimization for multi-core SoC systems
    Lien, Cheng-Min
    Chen, Ya-Shu
    Shih, Chi-Sheng
    [J]. SOFTWARE TECHNOLOGIES FOR EMBEDDED AND UBIQUITOUS SYSTEMS, 2007, 4761 : 301 - +
  • [42] Design of multi-core rasterizer for parallel processing
    Lee, Jung-yong
    Heo, Hoon
    Lee, Kwang-yeob
    Koo, Yong Seo
    [J]. 2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 494 - 497
  • [43] Game Engine Design on Multi-core Architectures
    Zhu Lianzhang
    Xu Chao
    [J]. 2008 INTERNATIONAL WORKSHOP ON INFORMATION TECHNOLOGY AND SECURITY, 2008, : 24 - 28
  • [44] Data Intensive Design for Multi-core Era
    Zhou, He
    Powers, Linda S.
    Roveda, Janet M.
    [J]. 2013 INTERNATIONAL CONFERENCE ON ELECTRONIC ENGINEERING AND COMPUTER SCIENCE (EECS 2013), 2013, 4 : 275 - 281
  • [45] A multi-core or multi-fiber WDM system
    Shahi, Sina Naderi
    Kumar, Shiva
    [J]. OPTICS COMMUNICATIONS, 2013, 294 : 289 - 293
  • [46] A Multi-Core or Multi-Fiber WDM System
    Shahi, Sina Naderi
    Kumar, Shiva
    [J]. 2012 INTERNATIONAL CONFERENCE ON OPTICAL ENGINEERING (ICOE), 2012,
  • [47] ESL Design and Multi-Core Validation using the System-on-Chip Environment
    Chen, Weiwei
    Han, Xu
    Domer, Rainer
    [J]. 2010 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2010, : 142 - 147
  • [48] On the design, control, and use of a reconfigurable heterogeneous multi-core system-on-a-chip
    Kwok, Tyrone Tai-On
    Kwok, Yu-Kwong
    [J]. 2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 403 - 413
  • [49] Reconfigurable Network-on-Chip Design for Heterogeneous Multi-core System Architecture
    Shen, Jih-Sheng
    Hsiung, Pao-Ann
    Lu, Juin-Ming
    [J]. 2014 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING & SIMULATION (HPCS), 2014, : 523 - 526
  • [50] A Mapping Flow for Dynamically Reconfigurable Multi-Core System-on-Chip Design
    Beretta, Ivan
    Rana, Vincenzo
    Atienza, David
    Sciuto, Donatella
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (08) : 1211 - 1224