An Analog Phase Prediction Based Fractional-N PLL

被引:0
|
作者
Bluestone, Aaron [1 ]
Kaveh, Ryan [1 ]
Theogarajan, Luke [1 ]
机构
[1] Univ Calif Santa Barbara, Elect & Comp Engn, Santa Barbara, CA 93106 USA
关键词
Phase-locked loops; Frequency synthesizers; Counting circuits; FREQUENCY; COARSE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A synthesizer design for achieving high frequency resolution and stability is described. Fractional-N resolution is achieved, without using the classical dual-modulus divider, by exploiting the predictable phase evolution. The predicted phase is added in the feed-forward path within an integer-N analog PLL. A digital pulse generator (DPG) cancels the expected phase difference between the reference and feedback signal. A high-speed current-steering DAC increases the effective pulse width resolution overcoming the limit imposed by the VCO frequency. A novel ping-pong swallow counter topology masks the pipeline delay of a synchronous frequency divider used in the DPG. The architecture has been designed and simulated in a CMOS 0.13 mu m technology. For a 5 GHz VCO and 100 MHz reference, the synthesizer exhibits 1.5 Hz frequency steps with the wideband performance of a conventional charge pump PLL.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A Comparative Study between Fractional-N PLL and Flying-Adder PLL
    Xiu, Liming
    Huang, Chen-Wei
    Gui, Ping
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 237 - 240
  • [42] Integer boundary spur considerations for fractional-N PLL based FMCW radar
    Jordan, D. A.
    Inggs, M. R.
    Abdul Gaffar, M. Y.
    ELECTRONICS LETTERS, 2020, 56 (14) : 729 - +
  • [43] A Fractional-N Reference Sampling PLL With Linear Sampler and CDAC Based Fractional Spur Cancellation
    Liao, Dongyi
    Dai, Fa Foster
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (03) : 694 - 704
  • [44] An FDC-Based Auto-Calibration Technique for ΔΣ Fractional-N PLL
    Shin, Jaewook
    Shin, Hyunchol
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [45] Phase noise cancellation for a Σ-Δ fractional-N PLL employing a sample-and-hold element
    Liu, Lechang
    Li, Binhong
    2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5, 2005, : 3297 - 3300
  • [46] A Fractional-N PLL for Multi-phase Clock Generation with Loop Bandwidth Enhancement
    Nagasue, Reo
    Mizuno, Isamu
    Kishida, Ryo
    Iwata, Tatsuya
    Yoshikawa, Takefumi
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [47] Behavioral modeling and simulation of jitter and phase noise in fractional-N PLL frequency synthesizer
    Mao, XJ
    Yang, HZ
    Wang, H
    BMAS 2004: IEEE INTERNATIONAL BEHAVIORAL MODELING AND SIMULATION CONFERENCE - PROCEEDINGS, 2004, : 25 - 30
  • [48] A Compact, Low-Phase Noise Fractional-N PLL for Global Navigation Receiver
    Kharalkar, Ajinkya
    Pancholi, Mukul
    Kanchetla, Vijaya Kumar
    Khade, Aniruddha
    Khyalia, Santosh
    Hameed, Syed
    Zele, Rajesh
    2021 19TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2021,
  • [49] A FIR-Embedded Phase Interpolator Based Noise Filtering for Wide-Bandwidth Fractional-N PLL
    Jee, Dong-Woo
    Suh, Yunjae
    Kim, Byungsub
    Park, Hong-June
    Sim, Jae-Yoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (11) : 2795 - 2804
  • [50] A modified pulse swallow frequency divider for fractional-N PLL
    Yan, Peihui
    Jiang, Jinguang
    Liu, Jianghua
    Tang, Yanan
    IEICE ELECTRONICS EXPRESS, 2020, 17 (18) : 1 - 5