Is negative capacitance FET a steep-slope logic switch?

被引:132
|
作者
Cao, Wei [1 ]
Banerjee, Kaustav [1 ]
机构
[1] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
关键词
TRANSISTOR;
D O I
10.1038/s41467-019-13797-9
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Negative Capacitance field-effect-transistor has long been touted as a steep-slope logic switch. Here, the authors present a lucid formulation that reveals the intrinsic limitation of NC-FETs in achieving steep-slope switching characteristics and highlights their more practical role in saving the voltage losses in modern FETs. The negative-capacitance field-effect transistor(NC-FET) has attracted tremendous research efforts. However, the lack of a clear physical picture and design rule for this device has led to numerous invalid fabrications. In this work, we address this issue based on an unexpectedly concise and insightful analytical formulation of the minimum hysteresis-free subthreshold swing (SS), together with several important conclusions. Firstly, well-designed MOSFETs that have low trap density, low doping in the channel, and excellent electrostatic integrity, receive very limited benefit from NC in terms of achieving subthermionic SS. Secondly, quantum-capacitance is the limiting factor for NC-FETs to achieve hysteresis-free subthermionic SS, and FETs that can operate in the quantum-capacitance limit are desired platforms for NC-FET construction. Finally, a practical role of NC in FETs is to save the subthreshold and overdrive voltage losses. Our analysis and findings are intended to steer the NC-FET research in the right direction.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Is negative capacitance FET a steep-slope logic switch?
    Wei Cao
    Kaustav Banerjee
    Nature Communications, 11
  • [2] Modeling Transient Negative Capacitance in Steep-Slope FeFETs
    Obradovic, Borna
    Rakshit, Titash
    Hatcher, Ryan
    Kittl, Jorge A.
    Rodder, Mark S.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (11) : 5157 - 5164
  • [3] Steep-Slope Negative Quantum Capacitance Field-Effect Transistor
    Yang, Yafen
    Zhang, Kai
    Gu, Yi
    Raju, Parameswari
    Li, Qiliang
    Ji, Li
    Chen, Lin
    Ioannou, Dimitris E.
    Sun, Qingqing
    Zhang, David Wei
    Zhu, Hao
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [4] Steep-slope nanowire FET with a superlattice in the source extension
    Gnani, E.
    Reggiani, S.
    Gnudi, A.
    Baccarani, G.
    SOLID-STATE ELECTRONICS, 2011, 65-66 : 108 - 113
  • [5] Steep-slope hysteresis-free negative capacitance MoS2 transistors
    Si, Mengwei
    Su, Chun-Jung
    Jiang, Chunsheng
    Conrad, Nathan J.
    Zhou, Hong
    Maize, Kerry D.
    Qiu, Gang
    Wu, Chien-Ting
    Shakouri, Ali
    Alam, Muhammad A.
    Ye, Peide D.
    NATURE NANOTECHNOLOGY, 2018, 13 (01) : 24 - +
  • [6] CMOS compatible low-power volatile atomic switch for steep-slope FET devices
    Lim, Seokjae
    Yoo, Jongmyung
    Song, Jeonghwan
    Woo, Jiyong
    Park, Jaehyuk
    Hwang, Hyunsang
    APPLIED PHYSICS LETTERS, 2018, 113 (03)
  • [7] Steep-Slope WSe2 Negative Capacitance Field-Effect Transistor
    Si, Mengwei
    Jiang, Chunsheng
    Chung, Wonil
    Du, Yuchen
    Alam, Muhammad A.
    Ye, Peide D.
    NANO LETTERS, 2018, 18 (06) : 3682 - 3687
  • [8] Steep-slope hysteresis-free negative capacitance MoS2 transistors
    Mengwei Si
    Chun-Jung Su
    Chunsheng Jiang
    Nathan J. Conrad
    Hong Zhou
    Kerry D. Maize
    Gang Qiu
    Chien-Ting Wu
    Ali Shakouri
    Muhammad A. Alam
    Peide D. Ye
    Nature Nanotechnology, 2018, 13 : 24 - 28
  • [9] Steep-Slope Hysteresis-Free Negative-Capacitance 2D Transistors
    Ye, Peide D.
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 54 - 54
  • [10] Steep-Slope Hysteresis-Free Negative-Capacitance 2D Transistors
    Ye, Peide D.
    2018 76TH DEVICE RESEARCH CONFERENCE (DRC), 2018,