Channel engineering for optimizing the electro-thermal characteristics in p-type GAA nanosheet transistors

被引:0
|
作者
Khaliq, Afshan [1 ,2 ,3 ]
Ali, Munir [4 ]
Mateen, Muhammad [1 ,2 ,3 ]
Huang, Shihua [1 ,5 ]
机构
[1] Zhejiang Normal Univ, Dept Phys, Jinhua, Peoples R China
[2] Zhejiang Inst Optoelect, Dept Optoelect, Jinhua, Peoples R China
[3] Zhejiang Inst Adv Light Source, Jinhua, Peoples R China
[4] Zhejiang Univ, ZJU UIUC Joint Inst, ZJU Hangzhou Global Sci & Technol Innovat Ctr, Sch Micronano Elect,State Key Lab Silicon Mat, Hangzhou, Peoples R China
[5] Zhejiang Normal Univ, Dept Phys, Jinhua 321004, Peoples R China
关键词
crystal orientation; gate-all-around (GAA); hole transport; intrinsic capacitance; nanosheet transistor; temperature distribution; thermal reliability; SILICON-NANOWIRE; TRANSPORT;
D O I
10.1002/jnm.3225
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we report simulation results for capacitance-voltage characteristics and temperature distribution in the cross-section of p-type gate-all-around nanosheet channel using an in-house developed numerical simulator. The effects of material, channel width, and crystallographic orientation on electrical and thermal properties of p-type nanosheet transistor are comprehensively investigated. The effect of channel engineering is analyzed, by evaluating density-of-states, hole density, current densities as well as distributions of temperature in the channel cross-section. Finally, the thermal reliability of the device is addressed in terms of thermal resistance. The density-of-states and the hole density distribution at the oxide/channel interface can well explain the effective intrinsic capacitance obtained from the simulation. The better uniformity of the hole density distribution across the cross-section of (110)/[001] channel, shows good promise for less performance fluctuation in terms of the thermal reliability issue.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] Superior subthreshold slope of gate-all-around (GAA) p-type poly-Si junctionless nanowire transistors with highly suppressed grain boundary defects
    Ahn, Min-Ju
    Saraya, Takuya
    Kobayashi, Masaharu
    Hiramoto, Toshiro
    2020 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2020, : 55 - 56
  • [42] Van der Waals Heterostructure Engineering for Ultralow-Resistance Contact in 2D Semiconductor P-Type Transistors
    Yang, Ning
    Hsu, Ting-Hao
    Chen, Hung-Yu
    Zhao, Jian
    Zhang, Hongming
    Wang, Han
    Guo, Jing
    JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (04) : 1964 - 1974
  • [43] Interface engineering and solid-state organization for triindole-based p-type organic thin-film transistors
    Reig, Marta
    Bagdziunas, Gintautas
    Ramanavicius, Arunas
    Puigdollers, Joaquim
    Velasco, Dolores
    PHYSICAL CHEMISTRY CHEMICAL PHYSICS, 2018, 20 (26) : 17889 - 17898
  • [44] Toward High-Performance p-Type Two-Dimensional Field Effect Transistors: Contact Engineering, Scaling, and Doping
    Oberoi, Aaryan
    Han, Ying
    Stepanoff, Sergei P.
    Pannone, Andrew
    Sun, Yongwen
    Lin, Yu-Chuan
    Chen, Chen
    Shallenberger, Jeffrey R.
    Zhou, Da
    Terrones, Mauricio
    Redwing, Joan M.
    Robinson, Joshua A.
    Wolfe, Douglas E.
    Yang, Yang
    Das, Saptarshi
    ACS NANO, 2023, 17 (20) : 19709 - 19723
  • [45] Van der Waals Heterostructure Engineering for Ultralow-Resistance Contact in 2D Semiconductor P-Type Transistors
    Ning Yang
    Ting-Hao Hsu
    Hung-Yu Chen
    Jian Zhao
    Hongming Zhang
    Han Wang
    Jing Guo
    Journal of Electronic Materials, 2024, 53 : 2150 - 2161
  • [46] OPTIMAL CHANNEL GRADING IN P-TYPE SI/SIGE METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTORS (MOSFETS)
    VOINIGESCU, S
    SALAMA, CAT
    CANADIAN JOURNAL OF PHYSICS, 1992, 70 (10-11) : 975 - 978
  • [47] Effect of channel orientation in p-type nanowire Schottky barrier metal-oxide-semiconductor field-effect transistors
    Shin, Mincheol
    APPLIED PHYSICS LETTERS, 2010, 97 (09)
  • [48] Short channel mobility analysis of SiGe nanowire p-type field effect transistors: Origins of the strain induced performance improvement
    Lee, Jae Woo
    Jang, Doyoung
    Mouis, Mireille
    Tachi, Kiichi
    Kim, Gyu Tae
    Ernst, Thomas
    Ghibaudo, Gerard
    APPLIED PHYSICS LETTERS, 2012, 101 (14)
  • [49] Effects of dry oxidation of heavily doped p-type Si on output and transfer characteristics in organic thin film transistors
    Tsai, Ming-Ying
    Lin, Yow-Jon
    MICROELECTRONIC ENGINEERING, 2012, 96 : 24 - 28
  • [50] Doubled Thermoelectric Figure of Merit in p-Type β-FeSi2 via Synergistically Optimizing Electrical and Thermal Transports
    Du, Xiaolong
    Qiu, Pengfei
    Chai, Jun
    Mao, Tao
    Hu, Ping
    Yang, Jiong
    Sun, Yi-Yang
    Shi, Xun
    Chen, Lidong
    ACS APPLIED MATERIALS & INTERFACES, 2020, 12 (11) : 12901 - 12909