Readout chip with RISC-V microprocessor for hybrid pixel detectors

被引:4
|
作者
Skrzypiec, P. [1 ]
Szczygiel, R. [1 ]
机构
[1] AGH Univ Sci & Technol, Dept Measurement & Elect, Al Mickiewicza 30, PL-30059 Krakow, Poland
来源
JOURNAL OF INSTRUMENTATION | 2023年 / 18卷 / 01期
关键词
Detector control systems (detector and experiment monitoring and slow-control systems; architecture; hardware; algorithms; databases); Digital electronic circuits; Hybrid detectors; VLSI circuits;
D O I
10.1088/1748-0221/18/01/C01030
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Hybrid single-photon counting pixel detectors have recently been widely used for X-ray and ionizing particle detection in medicine, high-energy physics, and material science. Many different chips have been developed for the readout of the semiconductor pixel sensor. Typically, developed ASICs have very limited digital logic and do not provide substantial data processing. In this paper, we present the readout chip that integrates the readout channels matrix with a RISC-V-based microprocessor SoC. The designed device has been prototyped in an FPGA and sent to production in a CMOS 40nm process. Integration of a pixel matrix with the RISC-V-based central processing unit significantly improved the detector functionality. It enabled the device to work independently without external assistive device usage and execute many algorithms, e.g., calibration, threshold scanning, and data filtering, on-chip. Communication between the CPU and the pixel matrix was carried out through the dedicated Pixel Matrix Controller with the CPU standard I/O operations usage. This specialized peripheral consists of a coprocessor responsible for precise matrix control, a data converter for data conversion acceleration, and control and status registers connected to the core data bus. Many algorithms have been developed and tested, one of which is the intelligent real-time filtering of regions of interest.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] Node Monitoring as a Fault Detection Countermeasure against Information Leakage within a RISC-V Microprocessor
    Owen, Donald E.
    Joseph, Jithin
    Plusquellic, Jim
    Mannos, Tom J.
    Dziki, Brian
    [J]. CRYPTOGRAPHY, 2022, 6 (03)
  • [42] Information Flow Tracking in RISC-V
    Shirley, Geraldine
    Saqib, Fareena
    [J]. 2019 IEEE 16TH INTERNATIONAL CONFERENCE ON SMART CITIES: IMPROVING QUALITY OF LIFE USING ICT, IOT AND AI (IEEE HONET-ICT 2019), 2019, : 199 - 200
  • [43] Maxpool operator for RISC-V processor
    Nevezi-Strango, David
    Rotar, Danut
    Valcan, Sorin
    Gaianu, Mihail
    [J]. 2023 25TH INTERNATIONAL SYMPOSIUM ON SYMBOLIC AND NUMERIC ALGORITHMS FOR SCIENTIFIC COMPUTING, SYNASC 2023, 2023, : 246 - 250
  • [44] RISC-V RANDOM TEST GENERATOR
    Dai Duong Tran
    Thi Giang Truong
    Truong Giang Do
    The Duc Do
    [J]. 2021 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND APPLICATIONS (ACOMP 2021), 2021, : 150 - 155
  • [45] A Framework for Fault Tolerance in RISC-V
    Doerflinger, Alexander
    Kleinbeck, Benedikt
    Albers, Mark
    Michalik, Harald
    Moya, Martin
    [J]. 2022 IEEE INTL CONF ON DEPENDABLE, AUTONOMIC AND SECURE COMPUTING, INTL CONF ON PERVASIVE INTELLIGENCE AND COMPUTING, INTL CONF ON CLOUD AND BIG DATA COMPUTING, INTL CONF ON CYBER SCIENCE AND TECHNOLOGY CONGRESS (DASC/PICOM/CBDCOM/CYBERSCITECH), 2022, : 163 - 170
  • [46] Efficient Cryptography on the RISC-V Architecture
    Stoffelen, Ko
    [J]. PROGRESS IN CRYPTOLOGY - LATINCRYPT 2019, 2019, 11774 : 323 - 340
  • [47] Towards a firmware TPM on RISC-V
    Boubakri, Marouene
    Chiatante, Fausto
    Zouari, Belhassen
    [J]. PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 647 - 650
  • [48] MEASUREMENTS OF THE ANAPIX PERFORMANCES - AN ANALOG READOUT CELL FOR HYBRID PIXEL DETECTORS
    BONVICINI, V
    INZANI, P
    PINDO, M
    REDAELLI, N
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1995, 365 (2-3): : 480 - 490
  • [49] RISC-V的“芯”技术
    俞灵琦
    [J]. 华东科技, 2021, (02) : 18 - 21
  • [50] System Level IR Drop Impact on Chip Power Performance Signoff for RISC-V System on Chip
    Yong, Kin Fei
    Lim, Chin Theng
    Teng, Wei Khoon
    [J]. 2022 17TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2022,