A New Flip-flop Shared Architecture of Test Point Insertion for Scan Design

被引:0
|
作者
Kim, Hyemin [1 ]
Lee, Sangjun [1 ]
Park, Jongho [1 ]
Park, Sungwhan [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
基金
新加坡国家研究基金会;
关键词
built-in self-test; test point insertion; flip-flop sharing; area reduction;
D O I
10.1109/ISOCC59558.2023.10396072
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Since the demand for chips with high reliability is increasing, built-in self-tests (BISTs) are widely used in these days. Test point insertion (TPI) is an efficient and intuitive method to enhance the test coverage; however, due to the extra logics, increasing area overhead is inevitable. Furthermore, as growing chip size, reducing wire overhead becomes a significant problem. In this paper, a new method of TPI involving a new architecture of flip-flop (FF) shared TPI and a optimizing the test points (TPs) with considering place to reduce the area overhead. Not only hardware overhead is reduced by the new architecture, but also wire overhead is reduced by optimizing. The experimental results show reduced area overhead without significant degradation of test coverage.
引用
收藏
页码:343 / 344
页数:2
相关论文
共 50 条
  • [21] A Novel High Performance Scan Architecture with Dmuxed Scan Flip-Flop (DSF) for Low Shift Power Scan Testing
    Kim, Jung-Tae
    Kim, Insoo
    Lee, Keon-Ho
    Kim, Yong-Hyun
    Baek, Chul-Ki
    Lee, Kyu-Taek
    Min, Hyoung Bok
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2009, 4 (04) : 559 - 565
  • [22] Flip-Flop Selection for Partial Enhanced Scan to Reduce Transition Test Data Volume
    Pei, Songwei
    Li, Huawei
    Li, Xiaowei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (12) : 2157 - 2169
  • [23] Test volume reduction via flip-flop compatibility analysis for balanced parallel scan
    Ashouei, M
    Chatterjee, A
    Singh, A
    DBT 2004: PROCEEDINGS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON CURRENT & DEFECT BASED TESTING, 2004, : 105 - 109
  • [24] FLIP-FLOP RESOLVING TIME TEST CIRCUIT
    ROSENBERGER, F
    CHANEY, TJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (04) : 731 - 738
  • [25] Flip-flop Selection for Transition Test Pattern Reduction Using Partial Enhanced Scan
    Pei, Songwei
    Li, Huawei
    Li, Xiaowei
    IEEE 15TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2009, : 75 - 80
  • [26] A New Scan Flip Flop Design to Eliminate Performance Penalty of Scan
    Ahlawat, Satyadev
    Tudu, Jaynarayan
    Matrosova, Anzhela
    Singh, Virendra
    2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 25 - 30
  • [27] Design of Area Efficient Shift Register and Scan Flip-Flop based on QCA Technology
    Ajitha, D.
    Ahmed, Suhaib
    Ahmad, Firdous
    Rajini, G. K.
    2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 716 - 719
  • [28] A RADIATION HARDENED SCAN FLIP-FLOP DESIGN WITH BUILT-IN SOFT ERROR RESILIENCE
    Wang, Qiushi
    Jin, Lin
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [29] Performance evaluation of delay testable enhanced scan flip-flop
    Suhag, Ashok Kumar
    Shrivastava, Vivek
    INTERNATIONAL JOURNAL OF SYSTEM ASSURANCE ENGINEERING AND MANAGEMENT, 2012, 3 (03) : 169 - 174
  • [30] Self-blocking flip-flop design
    Li, X.
    Jia, S.
    Liang, X.
    Wang, Y.
    ELECTRONICS LETTERS, 2012, 48 (02) : 82 - U50