共 7 条
- [2] In-memory Wallace Tree Multipliers Based on Majority Gates with Voltage Gated Spin-Orbit Torque Magnetoresistive Random Access Memory Devices [J]. Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2024, 46 (06): : 2673 - 2680
- [3] SOT-MRAM based Analog in-Memory Computing for DNN inference [J]. 2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
- [4] Exploring a SOT-MRAM Based In-Memory Computing for Data Processing [J]. IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2018, 4 (04): : 676 - 685
- [5] Low Power In-Memory Computing based on Dual-Mode SOT-MRAM [J]. 2017 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2017,
- [6] High Performance and Energy-Efficient In-Memory Computing Architecture based on SOT-MRAM [J]. PROCEEDINGS OF THE IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH 2017), 2017, : 97 - 102
- [7] A Processing-In-Memory Implementation of SHA-3 Using a Voltage-Gated Spin Hall-Effect Driven MTJ-based Crossbar [J]. GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 195 - 200