Implementation of Phasor Measurement Unit Based on Phase-Locked Loop Techniques: A Comprehensive Review

被引:1
|
作者
Giotopoulos, Vasilis [1 ]
Korres, Georgios [1 ]
机构
[1] Natl Tech Univ Athens NTUA, Sch Elect & Comp Engn, Athens 15780, Greece
关键词
synchrophasor; phasor measurement unit (PMU); phase-locked loop (PLL); IEEE Std C37; 118; 1-2011; 1a-2014; discrete Fourier transform (DFT); coordinated universal time (UTC); total vector error (TVE); frequency error (FE); rate of change of frequency (ROCOF); SYNCHROPHASOR ESTIMATION; PLL; SYSTEM; CONVERTERS; FREQUENCY; ALGORITHM; DESIGN;
D O I
10.3390/en16145465
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
The dynamic monitoring, control, and protection of modern power systems in real time require time-stamped electrical measurements to accurately estimate the bus voltage phasors using the state estimation function under normal and abnormal conditions. These measurements can be acquired by time-synchronized devices, known as phasor measurement units (PMUs). PMUs can measure bus voltage and branch current phasors of a three-phase network, as well as the frequency and the rate of change of frequency (ROCOF), with high speed, accuracy and time stamping provided by global positioning system (GPS) at the coordinated universal time (UTC). Various phasor estimation algorithms have been proposed in the literature, while most of them are concentrated in the discrete Fourier transform (DFT) algorithm, where an integer number of samples multiple of the nominal frequency is required for the computations. In cases where the frequency of the power grid deviates from its nominal value, the raw application of the DFT approach can lead to large errors during phasor estimation. Another approach of the phasor estimation is based on the phase-locked loop (PLL) techniques, widely used in grid tie inverters. PLL techniques can track dynamically (continuous time) the estimated frequency to the time-variant frequency of the power grid. A brief introduction to the basic concepts of the synchrophasor definition is provided, while the main DFT methods for synchrophasor estimation according to recent literature are mentioned. PLL-based PMU techniques are reviewed for both steady-state and dynamic conditions according to IEEE standards. In conclusion, the performance of PLL-based PMU algorithms presented in this literature review is discussed.
引用
收藏
页数:20
相关论文
共 50 条
  • [21] A Novel Three-Phase Software Phase-Locked Loop Based on Frequency-Locked Loop and Initial Phase Angle Detection Phase-Locked Loop
    Wang, Liang
    Jiang, Qirong
    Hong, Lucheng
    38TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2012), 2012, : 150 - 155
  • [22] Design and Implementation of FPGA based Linear All Digital Phase-Locked Loop
    Das, Abhishek
    Dash, Suraj
    Sahoo, A. K.
    Babu, B. Chitti
    2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 280 - 285
  • [23] Design and Implementation of FPGA based linear All Digital Phase-Locked Loop
    Patil, Anupama
    Saini, Ritu
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [24] Design and Implementation of Ultrasonic Velocity Measuring Module Based on Phase-Locked Loop
    Ding, Yingqiang
    Peng, Dan
    Han, Gangtao
    JOURNAL OF COMPUTERS, 2012, 7 (12) : 2876 - 2883
  • [25] A low jitter phase-locked loop based on self-biased techniques
    Xian, Zhang
    Hhua, Liu
    Lei, Li
    IEICE ELECTRONICS EXPRESS, 2015, 12 (16):
  • [26] A quadrature-based phase-locked loop
    Losic, NA
    IECON'03: THE 29TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1 - 3, PROCEEDINGS, 2003, : 2957 - 2962
  • [27] PHASE-LOCKED LOOP BASED FREQUENCY ADDER
    WULICH, D
    SIGNAL PROCESSING, 1986, 10 (03) : 245 - 252
  • [28] Real-Time Implementation of an Enhanced Dynamic Phasor-Based Three-Phase Phase-Locked Loop for Line-Commutated Converters
    Vandaei, A. B.
    Filizadeh, S.
    Mudunkotuwa, K.
    Tara, E.
    2018 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2018, : 812 - 817
  • [29] Implementation of a digital phase-locked loop using CORDIC algorithm
    Vuori, J
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 164 - 167
  • [30] Design and implementation of a CMOS charge pump phase-locked loop
    Zhang Yapeng
    Ye Tianxiang
    Qu Zhijuan
    PROCEEDINGS OF 2018 IEEE 4TH INFORMATION TECHNOLOGY AND MECHATRONICS ENGINEERING CONFERENCE (ITOEC 2018), 2018, : 635 - 640