Cryogenic CMOS for Quantum Processing: 5-nm FinFET-Based SRAM Arrays at 10 K

被引:16
|
作者
Parihar, Shivendra Singh [1 ,2 ]
van Santen, Victor M. [1 ]
Thomann, Simon [1 ]
Pahwa, Girish [3 ]
Chauhan, Yogesh Singh [2 ]
Amrouch, Hussam [4 ,5 ]
机构
[1] Univ Stuttgart, Semicond Test & Reliabil STAR Res Grp, D-70174 Stuttgart, Germany
[2] Indian Inst Technol IIT Kanpur, Dept Elect Engn, NANOLAB, Kanpur 208016, India
[3] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
[4] Tech Univ Munich TUM, AI Processor Design, D-80333 Munich, Germany
[5] Munich Inst Robot & Machine Intelligence MIRMI, D-80992 Munich, Germany
关键词
Device characterization; device modeling; 5nm FinFET; SRAM; cryogenic CMOS; reliability; TRANSISTORS;
D O I
10.1109/TCSI.2023.3278351
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we are the first to investigate and model the characteristics of a commercial 5nm FinFET technology from room temperature (300K) all the way down to cryogenic temperature (10K). We focus on SRAM circuits demonstrating how cryogenic temperatures impact their power, delay, and reliability. SRAM memories are key components in quantum read-out and control circuits, and therefore characterizing their key figure of merits when building cryogenic-CMOS circuits is essential. To achieve that, we first measure the electrical characteristics of nFinFET and pFinFET devices from 300K down to 10K. Then, we carefully calibrate the cryogenic-aware BSIM-CMG, which is the first industry-standard compact model for FinFET technologies designed for cryogenic temperatures. This enables us to reproduce the experimental data in which SPICE simulations come with an excellent agreement with the measurements. Using our well-calibrated transistor models, we simulate a complete 32-bit SRAM memory array, including a write driver, sense amplifier, pre-charger, and output latch. Then, we investigate how cryogenic temperatures impact the SRAM read and write delays at several stages during the operation, as well as the power and energy. For a more comprehensive analysis, we perform our studies for different SRAM types covering high-density, high-performance, and low-voltage cells. All transistor and SRAM analyses are performed at both room temperature and cryogenic temperature to obtain detailed comparisons revealing the exact role that cryogenic temperature plays in SRAMs. All in all, we demonstrate that commercial 5nm FinFET is indeed suitable for cryogenic-CMOS circuits required in quantum processors, revealing that the performance of SRAMs at 10K does improve while power and energy consumption are reduced. Nevertheless, SRAM reliability is more challenging in which noise margins need to be carefully engineered to remain sufficient at 10K.
引用
收藏
页码:3089 / 3102
页数:14
相关论文
共 50 条
  • [41] Digital Leakage Compensation for a Low-Power and Low-Jitter 0.5-to-5GHz PLL in 10nm FinFET CMOS Technology
    Fan, Yongping
    Xiang, Bo
    Zhang, Dan
    Ayers, James S.
    Shen, Kuan-Yueh James
    Mezhiba, Andrey
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 320 - +
  • [42] Investigation of p- and n-Type Quantum Dot Arrays Manufactured in 22-nm FDSOI CMOS at 2-4 K and 300 K
    Bonen, Shai
    Tripathi, Suyash Pati
    Mcintosh, Julie
    Jager, Thomas
    Voinigescu, Sorin P.
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (10) : 2025 - 2028
  • [43] A 5-nm 135-Mb SRAM in EUV and High-Mobility Channel FinFET Technology With Metal Coupling and Charge-Sharing Write-Assist Circuitry Schemes for High-Density and Low-VMIN Applications
    Chang, Tsung-Yung Jonathan
    Chen, Yen-Huei
    Chan, Wei-Min
    Cheng, Hank
    Wang, Po-Sheng
    Lin, Yangsyu
    Fujiwara, Hidehiro
    Lee, Robin
    Liao, Hung-Jen
    Wang, Ping-Wei
    Yeap, Geoffrey
    Li, Quincy
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (01) : 179 - 187
  • [44] A 9.0-TOPS/W Hash-Based Deep Neural Network Accelerator Enabling 128x Model Compression in 10-nm FinFET CMOS
    Kumar, Raghavan
    Chen, Gregory K.
    Sumbul, H. Ekin
    Knag, Phil C.
    Anders, Mark A.
    Kaul, Himanshu
    Hsu, Steven K.
    Agarwal, Amit
    Kar, Monodeep
    Kim, Seongjong
    Suresh, Vikram B.
    Krishnamurthy, Ram K.
    De, Vivek K.
    Mathew, Sanu K.
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 338 - 341
  • [45] Simplistic Simulation-Based Device-VT-Targeting Technique to Determine Technology High-Density LELE-Gate-Patterned FinFET SRAM in Sub-10 nm Era
    Sakhare, Sushil Sudam
    Miyaguchi, Kenichi
    Raghavan, Praveen
    Mercha, Abdelkarim
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (06) : 1716 - 1724
  • [46] Low Swing and Column Multiplexed Bitline Techniques for Low-Vmin, Noise-Tolerant, High-Density, 1R1W 8T-bitcell SRAM in 10nm FinFET CMOS
    Kulkarni, J. P.
    Malavasi, A.
    Augustine, C.
    Tokunaga, C.
    Tschanz, J.
    Khellah, M. M.
    De, V
    2020 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2020,
  • [47] Reliability Studies of a 10nm High-performance and Low-power CMOS Technology Featuring 3rd Generation FinFET and 5th Generation HK/MG
    Rahman, Anisur
    Dacuna, Javier
    Nayak, Pinakpani
    Leatherman, Gerald
    Ramey, Stephen
    2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,
  • [48] A 0.190-pJ/bit 25.2-Gb/s/wire Inverter-Based AC-Coupled Transceiver for Short-Reach Die-to-Die Interfaces in 5-nm CMOS
    Nishi, Yoshinori
    Poulton, John W.
    Turner, Walker J.
    Chen, Xi
    Song, Sanquan
    Zimmer, Brian
    Tell, Stephen G.
    Nedovic, Nikola
    Wilson, John M.
    Dally, William J.
    Gray, C. Thomas
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (04) : 1146 - 1157
  • [49] A 0.297-pJ/Bit 50.4-Gb/s/Wire Inverter-Based Short-Reach Simultaneous Bi-Directional Transceiver for Die-to-Die Interface in 5-nm CMOS
    Nishi, Yoshinori
    Poulton, John W. W.
    Turner, Walker J. J.
    Chen, Xi
    Song, Sanquan
    Zimmer, Brian
    Tell, Stephen G. G.
    Nedovic, Nikola
    Wilson, John M. M.
    Dally, William J. J.
    Gray, C. Thomas
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (04) : 1062 - 1073
  • [50] 5.6 Mb/mm2 1R1W 8T SRAM Arrays Operating Down to 560 mV Utilizing Small-Signal Sensing With Charge Shared Bitline and Asymmetric Sense Amplifier in 14 nm FinFET CMOS Technology
    Kulkarni, Jaydeep P.
    Keane, John
    Koo, Kyung-Hoae
    Nalam, Satyanand
    Guo, Zheng
    Karl, Eric
    Zhang, Kevin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (01) : 229 - 239