Cryogenic CMOS for Quantum Processing: 5-nm FinFET-Based SRAM Arrays at 10 K

被引:16
|
作者
Parihar, Shivendra Singh [1 ,2 ]
van Santen, Victor M. [1 ]
Thomann, Simon [1 ]
Pahwa, Girish [3 ]
Chauhan, Yogesh Singh [2 ]
Amrouch, Hussam [4 ,5 ]
机构
[1] Univ Stuttgart, Semicond Test & Reliabil STAR Res Grp, D-70174 Stuttgart, Germany
[2] Indian Inst Technol IIT Kanpur, Dept Elect Engn, NANOLAB, Kanpur 208016, India
[3] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
[4] Tech Univ Munich TUM, AI Processor Design, D-80333 Munich, Germany
[5] Munich Inst Robot & Machine Intelligence MIRMI, D-80992 Munich, Germany
关键词
Device characterization; device modeling; 5nm FinFET; SRAM; cryogenic CMOS; reliability; TRANSISTORS;
D O I
10.1109/TCSI.2023.3278351
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we are the first to investigate and model the characteristics of a commercial 5nm FinFET technology from room temperature (300K) all the way down to cryogenic temperature (10K). We focus on SRAM circuits demonstrating how cryogenic temperatures impact their power, delay, and reliability. SRAM memories are key components in quantum read-out and control circuits, and therefore characterizing their key figure of merits when building cryogenic-CMOS circuits is essential. To achieve that, we first measure the electrical characteristics of nFinFET and pFinFET devices from 300K down to 10K. Then, we carefully calibrate the cryogenic-aware BSIM-CMG, which is the first industry-standard compact model for FinFET technologies designed for cryogenic temperatures. This enables us to reproduce the experimental data in which SPICE simulations come with an excellent agreement with the measurements. Using our well-calibrated transistor models, we simulate a complete 32-bit SRAM memory array, including a write driver, sense amplifier, pre-charger, and output latch. Then, we investigate how cryogenic temperatures impact the SRAM read and write delays at several stages during the operation, as well as the power and energy. For a more comprehensive analysis, we perform our studies for different SRAM types covering high-density, high-performance, and low-voltage cells. All transistor and SRAM analyses are performed at both room temperature and cryogenic temperature to obtain detailed comparisons revealing the exact role that cryogenic temperature plays in SRAMs. All in all, we demonstrate that commercial 5nm FinFET is indeed suitable for cryogenic-CMOS circuits required in quantum processors, revealing that the performance of SRAMs at 10K does improve while power and energy consumption are reduced. Nevertheless, SRAM reliability is more challenging in which noise margins need to be carefully engineered to remain sufficient at 10K.
引用
收藏
页码:3089 / 3102
页数:14
相关论文
共 50 条
  • [1] Study of Multicell Upsets in SRAM at a 5-nm Bulk FinFET Node
    Pieper, Nicholas J. J.
    Xiong, Yoni
    Feeley, Alexandra
    Pasternak, John
    Dodds, Nathaniel
    Ball, D. R.
    Bhuva, Bharat L. L.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2023, 70 (04) : 401 - 409
  • [2] Cryogenic Embedded System to Support Quantum Computing: From 5-nm FinFET to Full Processor
    Genssler, Paul R.
    Klemme, Florian
    Parihar, Shivendra Singh
    Brandhofer, Sebastian
    Pahwa, Girish
    Polian, Ilia
    Chauhan, Yogesh Singh
    Amrouch, Hussam
    IEEE TRANSACTIONS ON QUANTUM ENGINEERING, 2023, 4
  • [3] SRAM Electrical Variability and SEE Sensitivity at 5-nm Bulk FinFET Technology
    Qian, Ying
    Pieper, Nicholas J.
    Xiong, Yoni
    Pasternak, John
    Ball, Dennis R.
    Bhuva, Bharat L.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (04) : 663 - 669
  • [4] Temperature Dependence of Critical Charge and Collected Charge in 5-nm FinFET SRAM
    Pieper, Nicholas J.
    Xiong, Yoni
    Pasternak, John
    Fung, Rita
    Wen, Shi-Jie
    Ball, Dennis R.
    Bhuva, Bharat L.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (04) : 861 - 868
  • [5] Design of synchronous frequency dividers in 5-nm FinFET CMOS technology
    Kossel, Marcel
    Francese, Pier Andrea
    Braendli, Matthias
    Ruffino, Andrea
    Morf, Thomas
    ELECTRONICS LETTERS, 2023, 59 (23)
  • [6] Comparative Study of CMOS- and FinFET-based 10T SRAM Cell in Subthreshold regime
    Pal, Soumitra
    Bhattacharya, Arundhati
    Islam, Aminul
    2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 507 - 511
  • [7] Performance Evaluation of 7-nm Node Negative Capacitance FinFET-Based SRAM
    Dutta, Tapas
    Pahwa, Girish
    Trivedi, Amit Ranjan
    Sinha, Saurabh
    Agarwal, Amit
    Chauhan, Yogesh Singh
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (08) : 1161 - 1164
  • [8] 20nm FinFET-based SRAM Cell: Impact of Variability and Design Choices on Performance Characteristics
    Karapetyan, Shushanik
    Schlichtmann, Ulf
    2017 14TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2017,
  • [9] Reliability Analysis of FinFET-Based SRAM PUFs for 16nm, 14nm, and 7nm Technology Nodes
    Masoumian, Shayesteh
    Selimis, Georgios
    Wang, Rui
    Schrijen, Geert-Jan
    Hamdioui, Said
    Taouil, Mottaqiallah
    PROCEEDINGS OF THE 2022 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2022), 2022, : 1189 - 1192
  • [10] Cryogenic In-Memory Computing for Quantum Processors Using Commercial 5-nm FinFETs
    Parihar, Shivendra Singh
    Thomann, Simon
    Pahwa, Girish
    Chauhan, Yogesh Singh
    Amrouch, Hussam
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2023, 4 : 258 - 270