Challenges in introducing high-density interconnect technology in printed circuit boards for space applications

被引:3
|
作者
Cauwe, Maarten [1 ,2 ]
Vandevelde, Bart [3 ]
Nawghane, Chinmay [3 ]
Van de Slyeke, Marnix [4 ]
Coulon, Alexia [5 ]
Heltzel, Stan [6 ]
机构
[1] IMEC, Ctr Microsyst Technol CMST, Zwijnaarde, Belgium
[2] Univ Ghent, Zwijnaarde, Belgium
[3] IMEC, Leuven, Belgium
[4] ACB, Dendermonde, Belgium
[5] Thales Alenia Space, Charleroi, Belgium
[6] European Space Agcy, Estec, Noordwijk, Netherlands
关键词
High-density interconnect; Printed circuit board; High reliability; Microvia; RELIABILITY; MICROVIAS;
D O I
10.1007/s12567-021-00403-2
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
Despite its introduction over 3 decades ago, designing, manufacturing and testing of high-density interconnect (HDI) printed circuit boards (PCBs) remains a topic of discussion. A plethora of advanced manufacturing processes is used to realize HDI PCBs in general and microvias in particular. The introduction of HDI technology for space applications and the pursuit for qualification by the European Space Agency create the need for a critical review of existing test methods. Two categories of HDI technology are considered: two levels of staggered microvias (basic HDI) and three levels of semi-stacked microvias (complex HDI). Several challenges were encountered during the design, testing and evaluation of the basic HDI technology. The main issues were related to the positioning of the microvias with respect to the core via, interconnection stress testing (IST) coupon design, microvia failures and core via performance. ESA has gained significant heritage with interconnection stress testing. IST parameters for mechanical vias and microvias are defined in the current European Cooperation for Space Standardization (ECSS) standard for PCBs. Especially for microvias, recent experiences with failures have led to a revision of the test method. Alternatives microvia test methods as convection reflow assembly simulation and current-induced thermal cycling (CITC) are explored in this study. A thorough understanding of the impact of design variables, manufacturing processes and test parameters is vital for meaningful microvia testing.
引用
收藏
页码:101 / 112
页数:12
相关论文
共 50 条
  • [21] Solder Bead on High Density Interconnect Printed Circuit Board
    Chu, Brandon
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 393 - 397
  • [22] Additive process for fabricating high density printed circuit boards
    King, David R.
    International SAMPE Electronics Conference, 1992, 6 : 630 - 640
  • [23] Electrical design and simulation of high density printed circuit boards
    Swirbel, T
    Naujoks, A
    Watkins, M
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 794 - 799
  • [24] Electrical design and simulation of high density printed circuit boards
    Swirbel, T
    Naujoks, A
    Watkins, M
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 1999, 22 (03): : 416 - 423
  • [25] COMPUTER AIDED DESIGN OF HIGH DENSITY PRINTED CIRCUIT BOARDS
    CAMPAGNA, R
    FRYER, R
    IEEE COMPUTER GROUP NEWS, 1970, 3 (03): : 68 - &
  • [27] AUTOMATIC POSITION DETECTION METHOD FOR MOUNTING IC PARTS ON HIGH-DENSITY PRINTED CIRCUIT BOARDS.
    Shima, Yoshihiro
    Kashioka, Seiji
    Sakou, Hiroshi
    Suzuki, Kunio
    Systems and Computers in Japan, 1986, 17 (10): : 66 - 77
  • [28] A PATTERN INSPECTION SYSTEM FOR HIGH-DENSITY PRINTED WIRING BOARDS
    FUJIHARA, K
    SERIZAWA, J
    FURUKAWA, Y
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1994, 30 (01): : 23 - 31
  • [29] Nanotransducers on printed circuit boards by rational design of high-density, long, thin and untapered ZnO nanowires
    Arrabito, Giuseppe
    Errico, Vito
    Zhang, Zemin
    Han, Weihua
    Falconi, Christian
    NANO ENERGY, 2018, 46 : 54 - 62
  • [30] Environmental Impact of High Density Interconnect Printed Boards as a Function of Design Parameters
    Helminen, Erkko
    Olivetti, Elsa
    Okrasinski, Tom
    Marcanti, Larry
    2017 IMAPS NORDIC CONFERENCE ON MICROELECTRONICS PACKAGING (NORDPAC), 2017, : 120 - 124