Performance optimization of high-K GAA-PZT negative capacitance FET MFIS silicon nanowire for low power RFIC and analog applications

被引:3
|
作者
Kumar, Vivek [1 ]
Maurya, Ravindra Kumar [1 ]
Rawat, Gopal [2 ]
Mummaneni, Kavicharan [1 ]
机构
[1] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
[2] Indian Inst Technol Mandi, Sch Comp & Elect Engn SCEE, Kamand, India
关键词
gate-all-around; linearity; negative capacitance; ferroelectricity; SS; sentaurus TCAD; FINFET; MOSFET;
D O I
10.1088/1402-4896/acfffd
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this article, Gate-All-Around Lead Zirconate Titanate Negative Capacitance (GAA PZT- NCFET) based Silicon Nanowire (SiNW) device architecture is investigated for the RF/Analog applications using Sentauras TCAD simulations. In this study the variation of ferroelectric layer thicknesses (t(fe)) has been systematically investigated. The proposed device yields higher values of on current, transconductance, cut off frequency, TFP, and I-on/I-off ratio and lower values of off current, SS and threshold voltage, compared to baseline device. The proposed device delivers I-on, g(m), f(T), and TFP as 3.38 mA, 9.6 mS, 7.625 THz, and 74.85 THz V-1, respectively which are 220%, 219%, 95% and 259% respectively, higher than the baseline device. Moreover, the I-on/I(off )ratio for the proposed work is 8 x 1013 which is 7.1 x 10(3) times that of baseline device showing a monumental increment in this ratio. Furthermore, the effect of FE thicknesses on various linearity parameters, higher order harmonics, voltage intercept points (VIP2, VIP3), third order power intercept (IIP3) and third order intermodulation distortion (IMD3) have been investigated thoroughly. The proposed device structure offers lower values of higher order harmonics and higher values of voltage intercept points. Also, the IIP3 and IMD3 have been improved. Therefore, the linearity parameters of the device have been significantly improved when compared to the baseline device. The alluring results have been utilized to optimize the bias point of the presented device. Owing to the improved RF/Analog and linearity performance, the presented device could be utilized for imminent next generation low power RFIC applications.
引用
收藏
页数:13
相关论文
共 34 条
  • [31] Impact of gate material engineering(GME) on analog/RF performance of nanowire Schottky-barrier gate all around (GAA) MOSFET for low power wireless applications: 3D T-CAD simulation
    Kumar, Manoj
    Haldar, Subhasis
    Gupta, Mridula
    Gupta, R. S.
    MICROELECTRONICS JOURNAL, 2014, 45 (11) : 1508 - 1514
  • [32] A 32nm SoC Platform Technology with 2nd Generation High-k/Metal Gate Transistors Optimized for Ultra Low Power, High Performance, and High Density Product Applications
    Jan, C. -H.
    Agostinelli, M.
    Buehler, M.
    Chen, Z. -P.
    Choi, S. -J.
    Curello, G.
    Deshpande, H.
    Gannavaram, S.
    Hafez, W.
    Jalan, U.
    Kang, M.
    Kolar, P.
    Komeyli, K.
    Landau, B.
    Lake, A.
    Lazo, N.
    Lee, S. -H.
    Leo, T.
    Lin, J.
    Lindert, N.
    Ma, S.
    McGill, L.
    Meining, C.
    Paliwal, A.
    Park, J.
    Phoa, K.
    Post, I.
    Pradhan, N.
    Prince, M.
    Rahman, A.
    Rizk, J.
    Rockford, L.
    Sacks, G.
    Schmitz, A.
    Tashiro, H.
    Tsai, C.
    Vandervoorn, P.
    Xu, J.
    Yang, L.
    Yeh, J. -Y.
    Yip, J.
    Zhang, K.
    Zhang, Y.
    Bai, P.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 599 - 602
  • [33] A 22nm SoC Platform Technology Featuring 3-D Tri-Gate and High-k/Metal Gate, Optimized for Ultra Low Power, High Performance and High Density SoC Applications
    Jan, C-H
    Bhattacharya, U.
    Brain, R.
    Choi, S-J
    Curello, G.
    Gupta, G.
    Hafez, W.
    Jang, M.
    Kang, M.
    Komeyli, K.
    Leo, T.
    Nidhi, N.
    Pan, L.
    Park, J.
    Phoa, K.
    Rahman, A.
    Staus, C.
    Tashiro, H.
    Tsai, C.
    Vandervoorn, P.
    Yang, L.
    Yeh, J-Y
    Bai, P.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [34] A 100nm copper/low-K bulk CMOS technology with multi Vt and multi gate oxide integrated transistors for low standby power, high performance and RF/analog system on chip applications
    Yeap, GCF
    Chen, J
    Grudowski, P
    Jeon, Y
    Shiho, Y
    Qi, W
    Jallepalli, S
    Ramani, N
    Hellig, K
    Vishnubhotla, L
    Luo, T
    Tseng, H
    Du, Y
    Lim, S
    Abramowitz, P
    Reddy, C
    Parihar, S
    Singh, R
    Wright, M
    Patterson, K
    Benavides, N
    Bonser, D
    Gompel, TV
    Conner, J
    Lee, JJ
    Rendon, M
    Hall, D
    Nghiem, A
    Stout, R
    Weidemann, K
    Duvallet, A
    Alvis, J
    Dyer, D
    Burnett, D
    Ingersoll, P
    Wimmer, K
    Veeraraghavan, S
    Foisy, M
    Hall, M
    Pellerin, J
    Wristers, D
    Woo, M
    Lage, C
    2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 16 - 17