Upheaving Self-Heating Effects from Transistor to Circuit Level using Conventional EDA Tool Flows

被引:3
|
作者
Klemme, Florian [1 ]
Salamin, Sami [2 ]
Amrouch, Hussam [1 ]
机构
[1] Univ Stuttgart, Stuttgart, Germany
[2] Hyperstone Co, Constance, Germany
关键词
Transistor self-heating; reliability; computer aided design; standard cell characterization;
D O I
10.23919/DATE56975.2023.10137162
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
uIn this work, we are the first to demonstrate how well-established EDA tool flows can be employed to upheave Self-Heating Effects (SHE) from individual devices at the transistor level all the way up to complete large circuits at the final layout (i.e., GDS-II) level. Transistor SHE imposes an ever-growing reliability challenge due to the continuous shrinking of geometries alongside the non-ideal voltage scaling in advanced technology nodes. The challenge is largely exacerbated when more confined 3D structures are adopted to build transistors such as upcoming Nanosheet FETs and Ribbon FETs. By employing increasingly-confined structures and materials of poorer thermal conductance, heat arising within the transistor's channel is trapped inside and cannot escape. This leads to accelerated defect generation and, if not considered carefully, a profound risk to IC reliability. Due to the lack of EDA tool flows that can consider SHE, circuit designers are forced to take pessimistic worst-case assumptions (obtained at the transistor level) to ensure reliability of the complete chip for the entire projected lifetime - at the cost of sub-optimal circuit designs and considerable efficiency losses. Our work paves the way for designers to estimate less pessimistic (i.e., small yet sufficient) safety margins for their circuits leading to higher efficiency without compromising reliability. Further, it provides new perspectives and opens new doors to estimate and optimize reliability correctly in the presence of emerging SHE challenge through identifying early the weak spots and failure sources across the design.
引用
收藏
页数:6
相关论文
共 42 条
  • [31] Direct Evaluation of Self-Heating Effects in Bulk and Ultra-Thin BOX SOI MOSFETs Using Four-Terminal Gate Resistance Technique
    Takahashi, Tsunaki
    Matsuki, Takeo
    Shinada, Takahiro
    Inoue, Yasuo
    Uchida, Ken
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2016, 4 (05): : 365 - 373
  • [32] Identification of heat source fields from infrared thermography: Determination of 'self-heating' in a dual-phase steel by using a dog bone sample
    Doudard, Cedric
    Calloch, Sylvain
    Hild, Francois
    Roux, Stephane
    [J]. MECHANICS OF MATERIALS, 2010, 42 (01) : 55 - 62
  • [33] Suppression of Self-Heating Effects in 3-D V-NAND Flash Memory Using a Plugged Pillar-Shaped Heat Sink
    Park, Jun-Young
    Yun, Dae-Hwan
    Kim, Seong-Yeon
    Choi, Yang-Kyu
    [J]. IEEE ELECTRON DEVICE LETTERS, 2019, 40 (02) : 212 - 215
  • [34] An analytical fully-depleted silicon-on-insulator metal-oxide-semiconductor field-effect-transistor model considering the effects of self-heating, source/drain resistance, impact-ionization, and parasitic bipolar junction transistor
    Hu, MC
    Jang, SL
    Chen, YS
    Liu, SS
    Lin, JM
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1997, 36 (5A): : 2606 - 2613
  • [35] Analytical fully-depleted silicon-on-insulator metal-oxide-semiconductor field-effect-transistor model considering the effects of self-heating, source/drain resistance, impact-ionization, and parasitic bipolar junction transistor
    Natl Taiwan Inst of Technology, Taipei, Taiwan
    [J]. Jpn J Appl Phys Part 1 Regul Pap Short Note Rev Pap, 5 A (2606-2613):
  • [36] Study of load history effects on the high cycle fatigue properties of high-strength low-alloy steel from self-heating measurements
    Louge, Julien
    Doudard, Cedric
    Calloch, Sylvain
    Weber, Bastien
    [J]. 12TH INTERNATIONAL FATIGUE CONGRESS (FATIGUE 2018), 2018, 165
  • [37] Enhanced breakdown voltage and reduced self-heating effects in thin-film lateral bipolar transistors: Design and analysis using 2-D simulation
    Roy, SD
    Kumar, MJ
    [J]. MICROELECTRONIC ENGINEERING, 2006, 83 (02) : 303 - 311
  • [38] Ambient Temperature-Induced Device Self-Heating Effects on Multi-Fin Si CMOS Logic Circuit Performance in N-14 to N-7 Scaled Technologies
    Venkateswarlu, Sankatali
    Nayak, Kaushik
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) : 1530 - 1536
  • [39] Efficiency and mechanism of vanadium extraction from vanadium-bearing metallurgical waste slag by using self-heating acid curing and normal temperature water leaching
    Hao, Xuanzhang
    Lei, Zhiwu
    Guo, Haotong
    Hu, Fang
    Wang, Hongqiang
    Hu, Eming
    Wang, Qingliang
    Fan, Shiyao
    Zhao, Xu
    Liu, Xinwei
    [J]. SEPARATION SCIENCE AND TECHNOLOGY, 2023, 58 (04) : 654 - 666
  • [40] Effects of Coverage Factor, Inhomogeneous Broadening and Cavity Length on Static and Dynamic Behavior of Self-Assembled Quantum-Dot Laser by Using Circuit-Level Modeling
    Razm-Pa, Mahdi
    Emami, Farzin
    [J]. PROCEEDINGS OF THE 2013 SPANISH CONFERENCE ON ELECTRON DEVICES (CDE 2013), 2013, : 55 - 58