Dynamic low power management technique for decision directed inter-layer communication in three dimensional wireless network on chip

被引:0
|
作者
Kumar, T. R. Dinesh [1 ,3 ]
Karthikeyan, A. [2 ]
机构
[1] Vel Tech High Tech Dr Rangarajan Dr Sakunthala Eng, Dept Elect & Commun Engn, Avadi, India
[2] Vel Tech Multi Tech Dr Rangarajan Dr Sakunthala En, Avadi, India
[3] Vel Tech High Tech Dr Rangarajan Dr Sakunthala Eng, Dept Elect & Commun Engn, Chennai 600062, Tamilnadu, India
关键词
Decision Directed Communication; centralized service management; vertical channels; inter-layer communication; optimize power control; link utilization; LESS ROUTING ARCHITECTURE; ON-CHIP;
D O I
10.1080/00051144.2023.2261088
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
3D ICs, a novel technology, might significantly impact multicore NoCs with hundreds or thousands of processing components on a single chip. Multiple 2D chips can be stacked vertically to create multiple active processing elements at various levels. Adding active device layers to 3D ICs can enhance system performance, increase functionality, and increase packing density. New architectural and IC technology advancements hinder energy-efficient design research. Achieving a balance between chip power and performance is crucial. This paper describes the "Dynamic Low Power Management Method in 3DWiNoC" (DLPM 3DWiNoC) architecture, which enables self-organized, centrally managed service management using Smart Master Agents. The approach utilizes SMA's ODA DD module for self-organized, centrally managed service management. To improve power regulation, data flow across vertical interconnects (TSVs) is reconfigured based on a dynamic evaluation of channel link use. SMA aims to reduce congestion by increasing connection utilization through high-frequency, bi-directional vertical channels via TSVs. The suggested system is modeled in MATLAB Simulink. Compared to 3D stacking, TSV stacking of vertical interconnects with the SMA method ensures low parasitic (latency and power) and higher bandwidth with higher vertical wire densities. Experimental results show that the proposed architecture decreases area overhead by 5%-7%, network latency by 12%-15%, and NoC power consumption by 15%-20% compared to the present multi-NoC design.
引用
收藏
页码:1280 / 1295
页数:16
相关论文
共 10 条
  • [1] On-chip intra- and inter-layer grating couplers for three-dimensional integration of silicon photonics
    Zhang, Yang
    Kwong, David
    Xu, Xiaochuan
    Hosseini, Amir
    Yang, Sang Y.
    Rogers, John A.
    Chen, Ray T.
    APPLIED PHYSICS LETTERS, 2013, 102 (21)
  • [2] Exploring a Low-Cost Inter-layer Communication Scheme for 3D Networks-on-Chip
    Rahmani, Amir-Mohammad
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 163 - 166
  • [3] High-speed dynamic TDMA arbiter for inter-layer communications in 3-D network-on-chip
    Khan, Mohammad
    Ansari, Abdul
    JOURNAL OF HIGH SPEED NETWORKS, 2012, 18 (03) : 141 - 155
  • [4] An Based-FPGA Dynamic Power Management Technique for Wireless Sensor Network
    Da Silva, Alexandre Ingles
    Pereira, Fabio Dacencio
    2014 THIRD INTERNATIONAL CONFERENCE ON E-TECHNOLOGIES AND NETWORKS FOR DEVELOPMENT (ICEND), 2014, : 189 - 194
  • [5] Low-Power and Wireless Communication Research on Underground Displacement Three-Dimensional Monitoring System
    Shentu, Nanying
    Zhang, Xianyang
    Li, Qing
    Tong, Renyuan
    Qiu, Guohua
    SENSORS, 2024, 24 (05)
  • [6] A Buffer Management Technique for Guaranteed Desired Communication Reliability and Low-Power in Wireless Sensor Networks
    Kim, Dae-Young
    Cho, Jinsung
    Lee, Ben
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2010, E93B (12) : 3522 - 3525
  • [7] A 33% Improvement in Efficiency of Wireless Inter-Chip Power Delivery by Thin Film Magnetic Material for Three-Dimensional System Integration
    Niitsu, Kiichi
    Yuan Yuxiang
    Ishikuro, Hiroki
    Kuroda, Tadahiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)
  • [8] A 65fJ/b Inter-Chip Inductive-Coupling Data Transceivers Using Charge-Recycling Technique for Low-Power Inter-Chip Communication in 3-D System Integration
    Niitsu, Kiichi
    Kawai, Shusuke
    Miura, Noriyuki
    Ishikuro, Hiroki
    Kuroda, Tadahiro
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (07) : 1285 - 1294
  • [9] Low-power mapping algorithm for three-dimensional network-on-chip based on diversity-controlled quantum-behaved particle swarm optimization
    Huang, Cui
    Zhang, Dakun
    Song, Guozhi
    JOURNAL OF ALGORITHMS & COMPUTATIONAL TECHNOLOGY, 2016, 10 (03) : 176 - 186
  • [10] First Fully Functionalized Monolithic 3D+ IoT Chip with 0.5 V Light-electricity Power Management, 6.8 GHz Wireless-communication VCO, and 4-layer Vertical ReRAM
    Hsueh, Fu-Kuo
    Shen, Chang-Hong
    Shieh, Jia-Min
    Li, Kai-Shin
    Chen, Hsiu-Chih
    Huang, Wen-Hsien
    Wang, Hsing-Hsiang
    Yang, Chih-Chao
    Hsieh, Tung-Ying
    Lin, Chang-Hsien
    Chen, Bo-Yuan
    Shiao, Yu-Shao
    Huang, Guo-Wei
    Wong, Oi-Ying
    Chen, Po-Hung
    Yeh, Wen-Kuan
    2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,