GNN-Based Hierarchical Annotation for Analog Circuits

被引:7
|
作者
Kunal, Kishor [1 ]
Dhar, Tonmoy [1 ]
Madhusudan, Meghna [1 ]
Poojary, Jitesh [1 ]
Sharma, Arvind K. [1 ]
Xu, Wenbin [2 ]
Burns, Steven M. [3 ]
Hu, Jiang [2 ]
Harjani, Ramesh [1 ]
Sapatnekar, Sachin S. [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
[2] Texas A&M Univ, Dept Elect & Comp Engn, College Stn, TX 77843 USA
[3] Intel Labs, Strateg CAD Labs, Hillsboro, OR 97124 USA
关键词
Layout; Transistors; Topology; Current mirrors; Target recognition; Capacitors; Automation; Analog circuit annotation; analog design; analog layout automation; graph neural networks (GNNs); hierarchical layout generation; CMOS;
D O I
10.1109/TCAD.2023.3236269
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Analog designs consist of multiple hierarchical functional blocks. Each block can be built using one of several design topologies, where the choice of topology is based on circuit performance requirements. A major challenge in automating analog design is in the identification of these functional blocks, which enables the creation of hierarchical netlist representations. This can facilitate a variety of design automation tasks, such as circuit layout optimization, because the layout is dictated by constraints at each level, such as symmetry requirements, that depend on the topology of the hierarchical block. Traditional graph-based methods find it hard to automatically identify the large number of structural variants of each block. To overcome this limitation, this article leverages recent advances in graph neural networks (GNNs). A variety of GNN strategies is used to identify netlist elements for circuit functional blocks at higher levels of the design hierarchy, where numerous design variants are possible. At lower levels of hierarchy, where the degrees of freedom in circuit topology is limited, structures are identified using graph-based algorithms. The proposed hierarchical recognition scheme enables the identification of layout constraints, such as symmetry and matching, which enable high-quality hierarchical layouts. This method is scalable across a wide range of analog designs. An experimental evaluation shows a high degree of accuracy over a wide range of analog designs, identifying functional blocks, such as low-noise amplifiers, operational transconductance amplifiers, mixers, oscillators, and band-pass filters, in larger circuits.
引用
收藏
页码:2801 / 2814
页数:14
相关论文
共 50 条
  • [41] Label-Flipping Attacks in GNN-Based Federated Learning
    Yu, Shanqing
    Shen, Jie
    Xu, Shaocong
    Wang, Jinhuan
    Wang, Zeyu
    Xuan, Qi
    IEEE TRANSACTIONS ON NETWORK SCIENCE AND ENGINEERING, 2025, 12 (02): : 1357 - 1368
  • [42] MaliGNNoma: GNN-Based Malicious Circuit Classifier for Secure Cloud FPGAs
    Alrahis, Lilas
    Nassar, Hassan
    Krautter, Jonas
    Gnad, Dennis
    Bauer, Lars
    Henkel, Joerg
    Tahoori, Mehdi
    2024 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST, HOST, 2024, : 383 - 393
  • [43] GNN-Based Hierarchical Deep Reinforcement Learning for NFV-Oriented Online Resource Orchestration in Elastic Optical DCIs
    Li, Baojia
    Zhu, Zuqing
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2022, 40 (04) : 935 - 946
  • [44] Weighted GNN-based Betweenness Centrality Considering Stability and Connection Structure
    Shetty, Ramya D.
    Bhattacharjee, Shrutilipi
    2023 15TH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS & NETWORKS, COMSNETS, 2023,
  • [45] GNN-Based INC and IVC Co-Optimization for Aging Mitigation
    Chen, Yu-Guang
    Yane, Hsiu-Yi
    Lin, Ing-Chao
    IEEE EUROPEAN TEST SYMPOSIUM, ETS 2024, 2024,
  • [46] GNN-Based Joint Channel and Power Allocation in Heterogeneous Wireless Networks
    Chen, Lili
    Zhu, Jingge
    Evans, Jamie
    2024 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS WORKSHOPS, ICC WORKSHOPS 2024, 2024, : 233 - 238
  • [47] GNN-Based Network Traffic Analysis for the Detection of Sequential Attacks in IoT
    Altaf, Tanzeela
    Wang, Xu
    Ni, Wei
    Yu, Guangsheng
    Liu, Ren Ping
    Braun, Robin
    ELECTRONICS, 2024, 13 (12)
  • [48] DataMaster: A GNN-based Data Type Optimizer for Dataflow Design in FPGA
    Zou, Zheyuan
    Gong, Lei
    Wang, Chao
    Zhou, Xuehai
    2023 IEEE 31ST ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, FCCM, 2023, : 247 - 249
  • [49] GCLR: GNN-Based Cross Layer Optimization for Multipath TCP by Routing
    Zhu, Ting
    Chen, Xiaohui
    Chen, Li
    Wang, Weidong
    Wei, Guo
    IEEE ACCESS, 2020, 8 : 17060 - 17070
  • [50] GNN-based temporal knowledge reasoning for UAV mission planning systems
    Chai Rong
    Duan Xiaofang
    Wang Lixuan
    The Journal of China Universities of Posts and Telecommunications, 2024, 31 (01) : 12 - 25