A 72-GS/s, 8-Bit DAC-Based Wireline Transmitter in 4-nm FinFET CMOS for 200+Gb/s Serial Links

被引:13
|
作者
Dickson, Timothy O. [1 ]
Deniz, Zeynep Toprak [1 ]
Cochet, Martin [1 ]
Beukema, Troy J. [1 ]
Kossel, Marcel [2 ]
Morf, Thomas [2 ]
Choi, Young-Ho [3 ]
Francese, Pier Andrea [2 ]
Brandli, Matthias [2 ]
Baks, Christian W. [1 ,2 ]
Proesel, Jonathan E. [1 ,4 ]
Bulzacchelli, John F. [1 ]
Beakes, Michael P. [1 ]
Yoo, Byoung-Joo [3 ]
Ahn, Hyoungbae [3 ]
Lim, Dong-Hyuk [3 ]
Kang, Gunil N. [3 ]
Park, Sang-Hune [3 ]
Meghelli, Mounir [1 ]
Rhew, Hyo Gyuem [3 ]
Friedman, Daniel J. [1 ]
Choi, Michael [3 ]
Soyuer, Mehmet [1 ]
Shin, Jongshin [3 ]
机构
[1] IBM Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] IBM Res Europe, CH-8803 Ruschlikon, Switzerland
[3] Samsung Elect, Hwaseong 18448, South Korea
[4] Nubis Commun, New Providence, NJ 07974 USA
关键词
OFDM; Clocks; Modulation; Symbols; Bandwidth; Time-domain analysis; Transmitters; CMOS; digital-to-analog converter (DAC); orthogonal frequency-division multiplexing (OFDM); pulse amplitude modulation (PAM); serializer-deserializer (SerDes); source-series terminated (SST); transmitter (TX); wireline;
D O I
10.1109/JSSC.2022.3228632
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article details the design and measurement of a digital-to-analog converter (DAC)-based source-series terminated (SST) transmitter (TX) for wireline applications in 4-nm FinFET CMOS technology. The DAC achieves 8-bit resolution and high analog output bandwidth by using a segmented architecture along with a single-ended LSB. Strength adjustment of the lower four DAC LSBs relative to the upper four DAC MSBs is accomplished with a hybrid analog/digital tuning approach, which overcomes minimum device-size limitations that can limit the effectiveness of pure digital tuning for SST drivers. The resulting DAC design achieves well-matched MSB/LSB segments with -0.63/0.67 LSB integral nonlinearity (INL) and -0.16/0.43 LSB differential nonlinearity (DNL). Time-domain modulation of 216-Gb/s PAM8 and frequency-domain modulation of 212-Gb/s orthogonal frequency-division multiplexing (OFDM) are reported, demonstrating the capability of CMOS DACs to support frequency-domain modulation for wireline applications. The TX consumes 288 mW from a 0.95-V power supply.
引用
收藏
页码:1074 / 1086
页数:13
相关论文
共 36 条
  • [21] A 4GS/s 8-bit time-interleaved SAR ADC with an energy-efficient architecture in 130 nm CMOS
    Solis, Fredy
    Fernandez Bocco, Alvaro
    Galetto, Agustin C.
    Passetti, Leandro
    Hueda, Mario R.
    Reyes, Benjamin T.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (10) : 3171 - 3185
  • [22] A 200MS/s, 8-bit Time-based Analog to Digital Converter (TADC) in 65nm CMOS Technology
    Abdelkader, Mohamed
    Ali, Ahmed
    Abdelaziz, Ahmed
    Ismail, M. Wagih
    Refky, Mohamed
    Ismail, Yehea
    Mostafa, Hassan
    2016 FOURTH INTERNATIONAL JAPAN-EGYPT CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND COMPUTERS (JEC-ECC), 2016, : 25 - 28
  • [23] A 40Gb/s PAM-4 Transmitter Based on a Ring-Resonator Optical DAC in 45nm SOI CMOS
    Moazeni, Sajjad
    Lin, Sen
    Wade, Mark T.
    Alloatti, Luca
    Ram, Rajeev J.
    Popovic, Milos A.
    Stojanovic, Vladimir
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 486 - 486
  • [24] A 40-Gb/s PAM-4 Transmitter Based on a Ring-Resonator Optical DAC in 45-nm SOI CMOS
    Moazeni, Sajjad
    Lin, Sen
    Wade, Mark
    Alloatti, Luca
    Ram, Rajeev J.
    Popovic, Milos
    Stojanovic, Vladimir
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) : 3503 - 3516
  • [25] A Transmitter and Receiver for 100Gb/s Coherent Networks with Integrated 4x64GS/s 8b ADCs and DACs in 20nm CMOS
    Cao, Jun
    Cui, Delong
    Nazemi, Ali
    He, Tim
    Li, Guansheng
    Catli, Burak
    Khanpour, Mehdi
    Hu, Kangmin
    Ali, Tamer
    Zhang, Heng
    Yu, Hairong
    Rhew, Ben
    Sheng, Shiwei
    Shim, Yonghyun
    Zhang, Bo
    Momtaz, Afshin
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 484 - 484
  • [26] A 243-mW 1.25-56-Gb/s Continuous Range PAM-4 42.5-dB IL ADC/DAC-Based Transceiver in 7-nm FinFET
    Pisati, Matteo
    De Bernardinis, Fernando
    Pascale, Paolo
    Nani, Claudio
    Ghittori, Nicola
    Pozzati, Enrico
    Sosio, Marco
    Garampazzi, Marco
    Milani, Antonio
    Minuti, Alberto
    Bollati, Giacomino
    Giunco, Fabio
    Massolini, Roberto G.
    Cesura, Giovanni
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (01) : 6 - 18
  • [27] A 2-GS/s 8-bit Non-Interleaved Time-Domain Flash ADC Based on Remainder Number System in 65-nm CMOS
    Zhu, Shuang
    Wu, Bo
    Cai, Yongda
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (04) : 1172 - 1183
  • [28] A 32-Gb/s C2C-DAC-Based PAM-4 Wireline Transmitter With Two- Tap Feed-Forward Equalization and Level-Mismatch Correction in 28-nm CMOS
    Hu, Boyu
    Kim, Yanghyo
    Huang, Rulin
    Du, Yuan
    Chang, Mau-Chung Frank
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2018, 28 (11) : 1056 - 1058
  • [29] A 2 x 6b 8 GS/s 17-24-GHz I/Q RF-DAC-Based Transmitter in 22-nm FDSOI CMOS
    Aberg, Victor
    Fager, Christian
    Svensson, Lars
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2021, 31 (08) : 929 - 932
  • [30] A 56-Gb/s PAM-4 Transmitter/Receiver Chipset With Nonlinear FFE for VCSEL-Based Optical Links in 40-nm CMOS
    Peng, Pen-Jui
    Lee, Po-Lin
    Huang, Hsiang-En
    Huang, Wei-Jian
    Lin, Ming-Wei
    Juang, Ying-Zong
    Tseng, Sheng-Hsiang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (10) : 3025 - 3035