Optimization of the Generative Multi-Symbol Architecture of the Binary Arithmetic Coder for UHDTV Video Encoders

被引:2
|
作者
Pastuszak, Grzegorz [1 ]
机构
[1] Warsaw Univ Technol, Fac Elect & Informat Technol, PL-00665 Warsaw, Poland
关键词
video encoder; binary arithmetic coding; CABAC; entropy coding; UHDTV; FPGA; VLSI; H.265/HEVC; H.264/AVC; HARDWIRED CABAC ENCODER; DESIGN;
D O I
10.3390/electronics12224643
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Previous studies have shown that the application of the M-coder in the H.264/AVC and H.265/HEVC video coding standards allows for highly parallel implementations without decreasing maximal frequencies. Although the primary limitation on throughput, originating from the range register update, can be eliminated, other limitations are associated with low register processing. Their negative impact is revealed at higher degrees of parallelism, leading to a gradual throughput saturation. This paper presents optimizations introduced to the generative hardware architecture to increase throughputs and hardware efficiencies. Firstly, it can process more than one bypass-mode subseries in one clock cycle. Secondly, aggregated contributions to the codestream are buffered before the low register update. Thirdly, the number of contributions used to update the low register in one clock cycle is decreased to save resources. Fourthly, the maximal one-clock-cycle renormalization shift of the low register is increased from 32 to 64 bit positions. As a result of these optimizations, the binary arithmetic coder, configured for series lengths of 27 and 2 symbols, increases the throughput from 18.37 to 37.42 symbols per clock cycle for high-quality H.265/HEVC compression. The logic consumption increases from 205.6k to 246.1k gates when synthesized on 90 nm TSMC technology. The design can operate at 570 MHz.
引用
收藏
页数:22
相关论文
共 23 条
  • [21] DeepFTSG: Multi-stream Asymmetric USE-Net Trellis Encoders with Shared Decoder Feature Fusion Architecture for Video Motion Segmentation
    Rahmon, Gani
    Palaniappan, Kannappan
    Toubal, Imad Eddine
    Bunyak, Filiz
    Rao, Raghuveer
    Seetharaman, Guna
    INTERNATIONAL JOURNAL OF COMPUTER VISION, 2024, 132 (03) : 776 - 804
  • [22] DeepFTSG: Multi-stream Asymmetric USE-Net Trellis Encoders with Shared Decoder Feature Fusion Architecture for Video Motion Segmentation
    Gani Rahmon
    Kannappan Palaniappan
    Imad Eddine Toubal
    Filiz Bunyak
    Raghuveer Rao
    Guna Seetharaman
    International Journal of Computer Vision, 2024, 132 : 776 - 804
  • [23] A Hardware-Efficient Multi-Resolution Block Matching Algorithm and Its VLSI Architecture for High Definition MPEG-Like Video Encoders
    Yin, Haibing
    Jia, Huizhu
    Qi, Honggang
    Ji, Xianghu
    Xie, Xiaodong
    Gao, Wen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2010, 20 (09) : 1242 - 1254