An Almost Fully RRAM-Based LUT Design for Reconfigurable Circuits

被引:0
|
作者
Grothe, Philipp [1 ]
Mulhem, Saleh [1 ]
Berekovic, Mladen [1 ]
机构
[1] Univ Lubeck, Inst Comp Engn ITI, Ratzeburger Allee 160, D-23562 Lubeck, Germany
关键词
Resistive random-access memory; RRAM; FPGA; LUT; LOGIC DESIGN; MEMRISTOR; PERFORMANCE; MEMORY;
D O I
10.1007/978-3-031-42921-7_22
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
In the last decade, resistive random-access memory (RRAM) has been used in designing field-programmable gate arrays (FPGAs). The non-volatility of RRAM has made it a promising substitute for the traditional static random-access memory (SRAM) in emerging non-volatile FPGAs. Most use cases for RRAM in these FPGAs are restricted to the utilization in routing infrastructures and as a one-to-one substitute for the SRAM memory cells in building FPGA lookup tables (LUTs). In contrast, other FPGA building blocks remain the same. These approaches do not fully embrace RRAM as an emerging circuit element beyond memory. In this paper, we introduce an almost fully RRAM-based LUT design. Our design approach relies on RRAM implementing arbitrary Boolean logic in disjunctive normal form. The unique properties of RRAM crossbars are utilized to effectively integrate address decoder and memory in a single crossbar structure, reducing the amount of auxiliary CMOS components. The simulation results show that our RRAM-based LUT design exhibits low energy requirements at sub-picojoule consumption for read operations. Furthermore, it can achieve fast operations at more than 2.5 GHz for read accesses. To show the practicality and usability of our design, we also present an example application.
引用
收藏
页码:322 / 337
页数:16
相关论文
共 50 条
  • [1] A Novel Peripheral Circuit for RRAM-based LUT
    Chen, Yi-Chung
    Li, Hai
    Zhang, Wei
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1811 - 1814
  • [2] An RRAM-based MLC design approach
    Bagheri-Soulla, A. A.
    Ghaznavi-Ghoushchi, M. B.
    MICROELECTRONICS JOURNAL, 2017, 64 : 9 - 18
  • [3] A Lightweight Reconfigurable RRAM-based PUF for Highly Secure Applications
    Hajri, Basma
    Mansour, Mohammad M.
    Chehab, Ali
    Aziza, Hassen
    2020 33RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2020,
  • [4] RRAM: A Fully Input Parallel Charge-Domain RRAM-based Computing-in-Memory Design with High Tolerance for RRAM Variations
    He, Yifan
    Huang, Yuxuan
    Yue, Jinshan
    Sun, Wenyu
    Zhang, Lu
    Liu, Yongpan
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3279 - 3283
  • [5] RRAM-based Reconfigurable In-Memory Computing Architecture with Hybrid Routing
    Zha, Yue
    Li, Jing
    2017 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2017, : 527 - 532
  • [6] 28 nm RRAM-based reconfigurable true random number generator
    Song C.
    Zheng C.
    Chen C.
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2024, 58 (07): : 1516 - 1523
  • [7] A RRAM-based Coarse Grain Reconfigurable Array for Neural Network Accelerators
    Chen, Zhengyu
    Zhou, Hai
    Gu, Jie
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [8] FPGA-RR: An Enhanced FPGA Architecture with RRAM-Based Reconfigurable Interconnects
    Cong, Jason
    Xiao, Bingjun
    FPGA 12: PROCEEDINGS OF THE 2012 ACM-SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2012, : 268 - 268
  • [9] Design of High-Speed Logic Circuits with Four-Step RRAM-Based Logic Gates
    Xiaole Cui
    Xiao Ma
    Qiujun Lin
    Xiang Li
    Hang Zhou
    Xiaoxin Cui
    Circuits, Systems, and Signal Processing, 2020, 39 : 2822 - 2840
  • [10] Design of High-Speed Logic Circuits with Four-Step RRAM-Based Logic Gates
    Cui, Xiaole
    Ma, Xiao
    Lin, Qiujun
    Li, Xiang
    Zhou, Hang
    Cui, Xiaoxin
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (06) : 2822 - 2840