4H-SiC layer with multiple trenches in lateral double-diffused metal-oxide-semiconductor transistors for high temperature and high voltage applications

被引:1
|
作者
Sohrabi-Movahed, Amir [1 ]
Orouji, Ali Asghar [1 ]
机构
[1] Semnan Univ, Dept Elect & Comp Engn, Semnan 3513119111, Iran
来源
关键词
PARTIAL-SOI LDMOSFET; BREAKDOWN VOLTAGE; ELECTRIC-FIELD; BURIED-OXIDE; POWER LDMOS; REGION; MESFET; MOSFET;
D O I
10.1116/6.0002971
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a novel lateral double-diffused metal-oxide-semiconductor (LDMOS) transistor for high-temperature and high breakdown voltage applications. The key idea in our study is replacing a 4H-SiC layer in a part of the buried oxide region (BOX) to reduce temperature effects. Moreover, the top of the 4H-SiC layer has multiple trenches to increase the breakdown voltage. These multiple trenches have been filled with an N-type silicon material. So, we call the proposed structures as multiple trenches 4H-SiC LDMOS (MTSiC-LDMOS). The proposed device is simulated by a two-dimensional ATLAS simulator, and we have shown that the maximum lattice temperature decreases and the breakdown voltage improves by optimization of multiple trenches in the 4H-SiC region. Also, the results show that the current flow and specific on-resistance have improved. Therefore, the MTSiC-LDMOS structure is more reliable than a conventional LDMOS (C-LDMOS) for high-temperature and high breakdown voltage applications.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Novel field reduction structure at tip of electrode fingers for low on-resistance high-voltage power double-diffused metal-oxide-semiconductor field-effect transistors
    Fujishima, Naoto
    Kitamura, Akio
    Tada, Gen
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 1994, 33 (1 B): : 567 - 573
  • [32] NOVEL FIELD REDUCTION STRUCTURE AT TIP OF ELECTRODE FINGERS FOR LOW ON-RESISTANCE HIGH-VOLTAGE POWER DOUBLE-DIFFUSED METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTORS
    FUJISHIMA, N
    KITAMURA, A
    TADA, G
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1994, 33 (1B): : 567 - 573
  • [33] Stacked lateral double-diffused metal-oxide-semiconductor field effect transistor with enhanced depletion effect by surface substrate
    Li, Qi
    Zhang, Zhao-Yang
    Li, Hai-Ou
    Sun, Tang-You
    Chen, Yong-He
    Zuo, Yuan
    CHINESE PHYSICS B, 2019, 28 (03)
  • [34] Novel Bulk Silicon Lateral Double-Diffused Metal-Oxide-Semiconductor Field-Effect Transistors Using Step Thickness Technology in Drift Region
    Huang, Shi
    Guo, Yufeng
    Yao, Jiafei
    Hua, Tingting
    Zhang, Jun
    Zhang, Changchun
    Ji, Xincun
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2013, 52 (12)
  • [35] Turn-Around of Threshold Voltage in Gate Bias Stressed p-Channel Power Vertical Double-Diffused Metal-Oxide-Semiconductor Transistors
    Davidovic, Vojkan
    Stojadinovic, Ninoslav
    Dankovic, Danijel
    Golubovic, Snezana
    Manic, Ivica
    Djoric-Veljkovic, Snezana
    Dimitrijev, Sima
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (08) : 6272 - 6276
  • [37] High temperature characteristics of nitric oxide annealed p-channel 4H-SiC metal oxide semiconductor field effect transistors
    Das, Suman
    Isaacs-Smith, Tamara
    Ahyi, Ayayi
    Kuroda, Marcelo A.
    Dhar, Sarit
    JOURNAL OF APPLIED PHYSICS, 2021, 130 (22)
  • [38] P-channel lateral double-diffused metal-oxide-semiconductor field-effect transistor with split N-type buried layer for high breakdown voltage and low specific on-resistance
    Liaw, Chorng-Wei
    Chang, Ching-Hung
    Lin, Ming-Jang
    King, Ya-Ching
    Hsu, Charles Ching-Hsiang
    Lin, Chrong Jung
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2007, 46 (7 A): : 4046 - 4049
  • [39] P-channel lateral double-diffused metal-oxide-semiconductor field-effect transistor with split N-type buried layer for high breakdown voltage and low specific on-resistance
    Liaw, Chorng-Wei
    Chang, Ching-Hung
    Lin, Ming-Jang
    King, Ya-Ching
    Hsu, Charles Ching-Hsiang
    Lin, Chrong Jung
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (7A): : 4046 - 4049
  • [40] Modeling of γ-irradiation and lowered temperature effects in power vertical double-diffused metal oxide-semiconductor transistors
    Univ of Nis Beogradska, Nis, Yugoslavia
    Jpn J Appl Phys Part 1 Regul Pap Short Note Rev Pap, 8 (4699-4702):