A Compressed Multivariate Macromodeling Framework for Fast Transient Verification of System-Level Power Delivery Networks

被引:7
|
作者
Carlucci, Antonio [1 ]
Bradde, Tommaso [1 ]
Grivet-Talocia, Stefano [1 ]
Mongrain, Scott [2 ]
Kulasekaran, Sid [2 ]
Radhakrishnan, Kaladhar [2 ]
机构
[1] Politecn Torino, Dept Elect & Telecommun, I-10129 Turin, Italy
[2] Intel Corp, Chandler, AZ 85226 USA
关键词
Fully-integrated voltage regulator (FIVR); macromodeling; multi-core architecture; power distribution network (PDN); power integrity; singular value decomposition; transient analysis; vector fitting;
D O I
10.1109/TCPMT.2023.3292449
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article discusses a reduced-order modeling and simulation approach for fast transient power integrity verification at full system level. The reference structure is a complete power distribution network (PDN) from platform voltage regulator module (VRM) to multiple cores, including board, package, decoupling capacitors, and per-core fully integrated voltage regulators (FIVRs). All blocks are characterized and known through high-fidelity models derived from first-principle solvers (full-wave electromagnetic and circuit-level extractions). The complexity of such detailed characterization grows very large and becomes intractable, especially for power integrity verification of massive multicore platforms subjected to real workload scenarios. We approach this problem by exploiting a multistage macromodeling and compression process, leading to a compact representation of the system dynamics in terms of a linearized state-space structure with multiple feedback loops from the FIVR controllers. The PDN macromodel is obtained through a data-driven approach starting from reference small-signal frequency responses, obtaining a sparse and structured representation specifically designed to match the behavior of the reference system. The resulting compact model is then solved in time-domain very efficiently. Results on Mobile and enterprise Server benchmarks demonstrate a speedup in runtime up to $50\times $ with respect to HSPICE, with negligible loss of accuracy.
引用
收藏
页码:1553 / 1566
页数:14
相关论文
共 50 条
  • [41] Efficient co-simulation framework enhancing system-level power estimation for a platform-based SoC design
    Lee, Je-Hoon
    Kim, Sang-Choon
    Kim, Young Hwan
    Cho, Kyoungrok
    MICROELECTRONICS JOURNAL, 2011, 42 (11) : 1290 - 1298
  • [42] Evaluation on board-level noise filter networks to suppress transient-induced latchup in CMOS ICs under system-level ESD test
    Ker, MD
    Hsu, SF
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2006, 48 (01) : 161 - 171
  • [43] Predictive system-level modeling framework for transient operation and cathode platinum degradation of high temperature proton exchange membrane fuel cells
    Kregar, Ambroz
    Tavcar, Gregor
    Kravos, Andraz
    Katrasnik, Tomaz
    APPLIED ENERGY, 2020, 263 (263)
  • [44] System-Level Vulnerability Assessment for EME: From Fault Tree Analysis to Bayesian Networks-Part I: Methodology Framework
    Mao, Congguang
    Canavero, Flavio
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2016, 58 (01) : 180 - 187
  • [45] Material to system-level benchmarking of CMOS-integrated RRAM with ultra-fast switching for low power on-chip learning
    Abedin, Minhaz
    Gong, Nanbo
    Beckmann, Karsten
    Liehr, Maximilian
    Saraf, Iqbal
    Van der Straten, Oscar
    Ando, Takashi
    Cady, Nathaniel
    SCIENTIFIC REPORTS, 2023, 13 (01)
  • [46] Material to system-level benchmarking of CMOS-integrated RRAM with ultra-fast switching for low power on-chip learning
    Minhaz Abedin
    Nanbo Gong
    Karsten Beckmann
    Maximilian Liehr
    Iqbal Saraf
    Oscar Van der Straten
    Takashi Ando
    Nathaniel Cady
    Scientific Reports, 13
  • [47] Real-time automated register abstraction active power-aware electronic system level verification framework
    Sharma, Gaurav
    Bhargava, Lava
    Kumar, Vinod
    INTEGRATION-THE VLSI JOURNAL, 2021, 77 : 151 - 166
  • [48] Modeling and Characterization of the System-Level Power Delivery Network for a Dual-Core ARM Cortex-A57 Cluster in 28nm CMOS
    Das, Shidhartha
    Whatmough, Paul
    Bull, David
    2015 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2015, : 146 - 151
  • [49] System-Level Simulation of Electromigration in a 3 nm CMOS Power Delivery Network: The Effect of Grid Redundancy, Metallization Stack and Standard-Cell Currents
    Zahedmanesh, Houman
    Ciofi, Ivan
    Zografos, Odysseas
    Croes, Kristof
    Badaroglu, Mustafa
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [50] System-Level Simulation of Electromigration in a 3 nm CMOS Power Delivery Network: The Effect of Grid Redundancy, Metallization Stack and Standard-Cell Currents
    Zahedmanesh, Houman
    Ciofi, Ivan
    Zografos, Odysseas
    Croes, Kristof
    Badaroglu, Mustafa
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,