A Compressed Multivariate Macromodeling Framework for Fast Transient Verification of System-Level Power Delivery Networks

被引:7
|
作者
Carlucci, Antonio [1 ]
Bradde, Tommaso [1 ]
Grivet-Talocia, Stefano [1 ]
Mongrain, Scott [2 ]
Kulasekaran, Sid [2 ]
Radhakrishnan, Kaladhar [2 ]
机构
[1] Politecn Torino, Dept Elect & Telecommun, I-10129 Turin, Italy
[2] Intel Corp, Chandler, AZ 85226 USA
关键词
Fully-integrated voltage regulator (FIVR); macromodeling; multi-core architecture; power distribution network (PDN); power integrity; singular value decomposition; transient analysis; vector fitting;
D O I
10.1109/TCPMT.2023.3292449
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article discusses a reduced-order modeling and simulation approach for fast transient power integrity verification at full system level. The reference structure is a complete power distribution network (PDN) from platform voltage regulator module (VRM) to multiple cores, including board, package, decoupling capacitors, and per-core fully integrated voltage regulators (FIVRs). All blocks are characterized and known through high-fidelity models derived from first-principle solvers (full-wave electromagnetic and circuit-level extractions). The complexity of such detailed characterization grows very large and becomes intractable, especially for power integrity verification of massive multicore platforms subjected to real workload scenarios. We approach this problem by exploiting a multistage macromodeling and compression process, leading to a compact representation of the system dynamics in terms of a linearized state-space structure with multiple feedback loops from the FIVR controllers. The PDN macromodel is obtained through a data-driven approach starting from reference small-signal frequency responses, obtaining a sparse and structured representation specifically designed to match the behavior of the reference system. The resulting compact model is then solved in time-domain very efficiently. Results on Mobile and enterprise Server benchmarks demonstrate a speedup in runtime up to $50\times $ with respect to HSPICE, with negligible loss of accuracy.
引用
收藏
页码:1553 / 1566
页数:14
相关论文
共 50 条
  • [1] Fast Transient Simulation of System-Level Power Delivery Networks via Parallel Waveform Relaxation
    Moglia, Alessandro
    Carlucci, Antonio
    Grivet-Talocia, Stefano
    Kulasekaran, Siddharth
    Radhakrishnan, Kaladhar
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2025, 15 (01): : 39 - 53
  • [2] Macromodeling of Complex Power Delivery Networks for Efficient Transient Simulation
    Engin, A. Ege
    Adepu, Bhavya
    Kusumoto, Manabu
    Harada, Takashi
    2012 2ND IEEE CPMT SYMPOSIUM JAPAN, 2012,
  • [3] A Two-Level Waveform Relaxation Approach for System-Level Power Delivery Verification
    Moglia, Alessandro
    Carlucci, Antonio
    Grivet-Talocia, Stefano
    Mongrain, Scott
    Kulasekaran, Sid
    Radhakrishnan, Kaladhar
    IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS, EDAPS 2023, 2023,
  • [4] Structured Model Order Reduction of System-Level Power Delivery Networks
    Carlucci, Antonio
    Grivet-Talocia, Stefano
    Kulasekaran, Siddharth
    Radhakrishnan, Kaladhar
    IEEE ACCESS, 2024, 12 : 18198 - 18214
  • [5] A fast approach for system-level power modeling and simulation
    Xia, J
    Zou, XC
    CHINESE JOURNAL OF ELECTRONICS, 2004, 13 (04): : 638 - 641
  • [6] System-Level Development and Verification Framework for High-Performance System Accelerator
    Wang, Chen-Chieh
    Wong, Ro-Pun
    Lin, Jing-Wun
    Chen, Chung-Ho
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 359 - 362
  • [7] A System-Level Cosynthesis Framework for Power Delivery and On-Chip Data Networks in Application-Specific 3-D ICs
    Kapadia, Nishit
    Pasricha, Sudeep
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 3 - 16
  • [8] A Novel System-Level Physics-based Electromigration Modelling Framework: Application to the Power Delivery Network
    Zahedmanesh, Houman
    Ciofi, Ivan
    Zografos, Odysseas
    Badaroglu, Mustafa
    Croes, Kristof
    2021 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PATHFINDING (SLIP 2021), 2021, : 1 - 7
  • [9] A fast performance estimation framework for system-level design space exploration
    Shibata, Seiya
    Ando, Yuki
    Honda, Shinya
    Tomiyama, Hiroyuki
    Takada, Hiroaki
    IPSJ Transactions on System LSI Design Methodology, 2012, 5 : 44 - 54
  • [10] An efficient system-level to RTL verification framework for computation-intensive applications
    Liveris, ND
    Zhou, H
    Banerjee, P
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 28 - 33