Analog Convolutional Operator Circuit for Low-Power Mixed-Signal CNN Processing Chip

被引:2
|
作者
Asghar, Malik Summair [1 ,2 ]
Arslan, Saad [3 ]
Kim, HyungWon [1 ]
机构
[1] Chungbuk Natl Univ, Coll Elect & Comp Engn, Dept Elect, Cheongju 28644, South Korea
[2] COMSATS Univ Islamabad, Dept Elect & Comp Engn, Abbottabad Campus,Univ Rd, Abbottabad 22044, Pakistan
[3] TSY Design Pvt Ltd, Islamabad 44000, Pakistan
关键词
mixed-signal convolutional operation; analog multiplier; neural network accelerator; convolutional neural network; artificial intelligence; neuromorphic engineering;
D O I
10.3390/s23239612
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
In this paper, we propose a compact and low-power mixed-signal approach to implementing convolutional operators that are often responsible for most of the chip area and power consumption of Convolutional Neural Network (CNN) processing chips. The convolutional operators consist of several multiply-and-accumulate (MAC) units. MAC units are the primary components that process convolutional layers and fully connected layers of CNN models. Analog implementation of MAC units opens a new paradigm for realizing low-power CNN processing chips, benefiting from less power and area consumption. The proposed mixed-signal convolutional operator comprises low-power binary-weighted current steering digital-to-analog conversion (DAC) circuits and accumulation capacitors. Compared with a conventional binary-weighted DAC, the proposed circuit benefits from optimum accuracy, smaller area, and lower power consumption due to its symmetric design. The proposed convolutional operator takes as input a set of 9-bit digital input feature data and weight parameters of the convolutional filter. It then calculates the convolutional filter's result and accumulates the resulting voltage on capacitors. In addition, the convolutional operator employs a novel charge-sharing technique to process negative MAC results. We propose an analog max-pooling circuit that instantly selects the maximum input voltage. To demonstrate the performance of the proposed mixed-signal convolutional operator, we implemented a CNN processing chip consisting of 3 analog convolutional operators, with each operator processing a 3 x 3 kernel. This chip contains 27 MAC circuits, an analog max-pooling, and an analog-to-digital conversion (ADC) circuit. The mixed-signal CNN processing chip is implemented using a CMOS 55 nm process, which occupies a silicon area of 0.0559 mm2 and consumes an average power of 540.6 mu W. The proposed mixed-signal CNN processing chip offers an area reduction of 84.21% and an energy reduction of 91.85% compared with a conventional digital CNN processing chip. Moreover, another CNN processing chip is implemented with more analog convolutional operators to demonstrate the operation and structure of an example convolutional layer of a CNN model. Therefore, the proposed analog convolutional operator can be adapted in various CNN models as an alternative to digital counterparts.
引用
收藏
页数:17
相关论文
共 50 条
  • [21] Energy Harvesting and Limits of Low Power Mixed-Signal Circuit Design
    Amirtharajah, Rajeevan
    Wenck, Justin
    Guilar, Nathaniel
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1425 - +
  • [22] Adaptive systems on a chip (aSoC) for low-power signal processing
    Laffely, A
    Jian, L
    Jain, P
    Burleson, W
    Tessier, R
    CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 1217 - 1221
  • [23] CEPA: CNN-based Early Performance Assertion Scheme for Analog and Mixed-Signal Circuit Simulation
    Zhang, Qiaochu
    Su, Shiyu
    Liu, Juzheng
    Chen, Mike Shuo-Wei
    2020 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED-DESIGN (ICCAD), 2020,
  • [24] Partitioning Analog and Digital Processing in Mixed-Signal Systems
    Sydney Reader
    Won Namgoong
    Teresa Meng
    Journal of VLSI signal processing systems for signal, image and video technology, 2000, 24 : 59 - 65
  • [25] Partitioning analog and digital processing in mixed-signal systems
    Reader, S
    Namgoong, W
    Meng, T
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2000, 24 (01): : 59 - 65
  • [26] Tutorial introduction to research on analog and mixed-signal circuit testing
    Milor, Linda S.
    IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 1998, 45 (10): : 1389 - 1407
  • [27] A tutorial introduction to research on analog and mixed-signal circuit testing
    Milor, LS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1998, 45 (10) : 1389 - 1407
  • [28] System level testing of analog functions in a mixed-signal circuit
    Al-Qutayri, MA
    ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 1026 - 1029
  • [29] Analog/mixed-signal circuit design in nano CMOS era
    Kobayashi, Haruo
    Aoki, Hitoshi
    Katoh, Kentaroh
    Li, Congbing
    IEICE ELECTRONICS EXPRESS, 2014, 11 (03):
  • [30] Challenges in CMOS mixed-signal designs for analog circuit designers
    Dowlatabadi, AB
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 47 - 50