Computing in Memory Using Doubled STT-MRAM With the Application of Binarized Neural Networks

被引:0
|
作者
Nemati, Seyed Hassan Hadi [1 ]
Eslami, Nima [1 ]
Moaiyeri, Mohammad Hossein [1 ]
机构
[1] Shahid Beheshti Univ, Fac Elect Engn, Tehran 1983969411, Iran
关键词
Spin electronics; computing in memory; spin-transfer torque magnetic random-access memory; binary/ternary content-addressable memory; resistive-based majority function; binary neural network;
D O I
10.1109/LMAG.2023.3301384
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The computing-in-memory (CiM) approach is a promising option for addressing the processor-memory data transfer bottleneck while performing data-intensive applications. In this letter, we present a novel CiM architecture based on spin-transfer torque magnetic random-access memory, which can work in computing and memory modes. In this letter, two spintronic devices are considered per cell to store the main data and its complement to address the reliability concerns during the read operation, which also provides a fascinating ability for performing reliable Boolean operations (all basic functions), binary/ternary content-addressable memory search operation, and multi-input majority function. Since the developed architecture can perform bitwise xnor operations in one cycle, a resistive-based accumulator has been designed to perform multi-input majority production to improve the structure for implementing fast and low-cost binary neural networks (BNNs). To this end, multiplication, accumulation, and passing through the activation function are accomplished in three cycles. The simulation result of exploiting the architecture in the BNN application indicates 86%-98% lower power-delay product than existing architectures.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] HieIM: Highly Flexible In-Memory Computing using STT MRAM
    Parveen, Farhana
    He, Zhezhi
    Angizi, Shaahin
    Fan, Deliang
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 361 - 366
  • [42] STT-MRAM Technology For Energy-Efficient Cryogenic Memory Applications
    Garzon, Esteban
    Yavits, Leonid
    Teman, Adam
    Lanuzza, Marco
    2023 IEEE 14TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS, 2023, : 186 - 189
  • [43] In-Memory Processing Paradigm for Bitwise Logic Operations in STT-MRAM
    Kang, Wang
    Wang, Haotian
    Wang, Zhaohao
    Zhang, Youguang
    Zhao, Weisheng
    IEEE TRANSACTIONS ON MAGNETICS, 2017, 53 (11)
  • [44] Techniques to Improve Write and Retention Reliability of STT-MRAM Memory Subsystem
    Sethuraman, Saravanan
    Tavva, Venkata Kalyan
    Srinivas, M. B.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (09) : 2901 - 2914
  • [45] Progress of STT-MRAM Technology and the Effect on Normally-off Computing Systems
    Yoda, H.
    Fujita, S.
    Shimomura, N.
    Kitagawa, E.
    Abe, K.
    Nomura, K.
    Noguchi, H.
    Ito, J.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [46] Switching-Time Dependent PUF Using STT-MRAM
    Kumar, Ashwani
    Sahay, Shubham
    Suri, Manan
    2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 434 - 438
  • [47] Stoch-IMC: A bit-parallel stochastic in-memory computing architecture based on STT-MRAM
    Hajisadeghi, Amir M.
    Zarandi, Hamid R.
    Momtazpour, Mahmoud
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2025, 190
  • [48] Temperature Aware Adaptations for Improved Read Reliability in STT-MRAM Memory Subsystem
    Sethuraman, Saravanan
    Tavva, Venkata Kalyan
    Rajamani, Karthick
    Subramanian, Chitra K.
    Kim, Kyu-Hyoun
    Hunter, Hillery C.
    Srinivas, M. B.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (12) : 4635 - 4644
  • [49] Spin-Transfer Torque Magnetic Random Access Memory (STT-MRAM)
    Apalkov, Dmytro
    Khvalkovskiy, Alexey
    Watts, Steven
    Nikitin, Vladimir
    Tang, Xueti
    Lottis, Daniel
    Moon, Kiseok
    Luo, Xiao
    Chen, Eugene
    Ong, Adrian
    Driskill-Smith, Alexander
    Krounbi, Mohamad
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (02)
  • [50] Performance Modeling and Optimization for On-Chip Interconnects in STT-MRAM Memory Arrays
    Mohseni, Javaneh
    Pan, Chenyun
    Naeemi, Azad
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 53 - 55