TSV Integration With Chip Level TSV-to-Pad Cu/SiO2 Hybrid Bonding for DRAM Multiple Layer Stacking

被引:8
|
作者
Hung, Tzu-Heng [1 ]
Lo, James Yi-Jen [2 ]
Kuo, Tzu-Ying [3 ]
Shih, Shing-Yih [2 ]
Huang, Sheng-Fu [2 ]
Lin, Yen-Ling [1 ]
Chiu, Hsih-Yang [2 ]
Li, Wei-Zhong [2 ]
Hu, Han-Wen [1 ]
Chang, Hsiang-Hung [3 ]
Shih, Chiang-Lin [2 ]
Lin, Jeff J. P. [2 ]
Chen, Kuan-Neng [1 ,3 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
[2] NANYA Technol Corp, Technol Dev Dept, New Taipei 243, Taiwan
[3] Ind Technol Res Inst ITRI, Elect & Optoelect Syst Res Labs, Hsinchu 310, Taiwan
关键词
3DIC; hybrid bonding; DRAM integration; TSV bonding;
D O I
10.1109/LED.2023.3279828
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
55 mu m depth TSV-to-pad Cu/SiO2 hybrid bonding for the integration of Si interposer and DRAM has been demonstrated by room temperature bonding and an annealing process. Optimization of surface pretreatment is the key to bonding of Cu and SiO2 with high quality at the same time. In addition, the TSV protrusion issue, which would cause failure of multiple layer stacking, was effectively improved by Cu grain stabilization process and pretreatment adjustment. The electrical measurements were performed, showing the low and stable TSV resistance. Thus, the TSV-to-pad hybrid bonding with no mu-bumps is promising for further scaling and stacking in HBM or chiplet integration scenarios.
引用
收藏
页码:1176 / 1179
页数:4
相关论文
共 50 条
  • [1] DIE TO WAFER HYBRID BONDING: MULTI-DIE STACKING WITH TSV INTEGRATION
    Gao, Guilian
    Theil, Jeremy
    Fountain, Gill
    Workman, Thomas
    Guevara, Gabe
    Uzoh, Cyprian
    Suwito, Dominik
    Lee, Bongsub
    Bang, K. M.
    Katkar, Rajesh
    Mirkarimi, Laura
    2020 INTERNATIONAL WAFER LEVEL PACKAGING CONFERENCE (IWLPC), 2020,
  • [2] Cu/BCB hybrid bonding with TSV for 3D integration by using fly cutting technology
    Hsiao, Zhi-Cheng
    Ko, Cheng-Ta
    Chang, Hsiang-Hung
    Fu, Huan-Chun
    Chiang, Chia-Wei
    Hsu, Chao-Kai
    Shen, Wen-Wei
    Lo, Wei-Chung
    2015 International Conference on Electronic Packaging and iMAPS All Asia Conference (ICEP-IAAC), 2015, : 834 - 837
  • [3] Multi-Stack Wafer Bonding Demonstration utilizing Cu to Cu Hybrid Bonding and TSV enabling Diverse 3D Integration
    Kim, TaeSeong
    Cho, Sohye
    Hwang, SeonKwan
    Lee, Kyuha
    Hong, Yikoan
    Lee, Hakseung
    Cho, Hyokyung
    Moon, Kwangjin
    Na, Hoonjoo
    Hwang, Kihyun
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 415 - 419
  • [4] Combined Surface Activation Bonding for Cu/SiO2 Hybrid Bonding for 3D Integration
    He, Ran
    Fujino, Masahisa
    Suga, Tadatomo
    Yamauchi, Akira
    2016 17TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2016, : 884 - 888
  • [5] Role of Cu/SiO2 Rough Interface in TSV for High-Power Device Under Electromigration
    Lv, Weishan
    Liu, Jiaxin
    Lei, Xin
    Zhu, Fulong
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (10) : 5281 - 5287
  • [6] Development of Anhydride-based NCFs for Cu/Sn-Ag Eutectic Bonding and Process Optimization for Fine Pitch TSV Chip Stacking
    Shin, Ji-Won
    Choi, Yong-Won
    Kim, Young Soon
    Kang, Un Byung
    Jee, Young Kun
    Hwang, Ji Hwan
    Paik, Kyung-Wook
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 31 - 35
  • [7] Novel Design and Reliability Assessment of a 3D DRAM Stacking Based on Cu-Sn Micro-Bump Bonding and TSV Interconnection Technology
    Li, Cao
    Wang, Xuefang
    Chen, Mingxiang
    Zhou, Shengjun
    Lv, Yaping
    Liu, Sheng
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1861 - 1865
  • [8] Thermo-mechanical performance of Cu and SiO2 filled coaxial through-silicon-via (TSV)
    Wang, Fengjuan
    Zhu, Zhangming
    Yang, Yintang
    Liu, Xiaoxian
    Ding, Ruixue
    IEICE ELECTRONICS EXPRESS, 2013, 10 (24):
  • [9] A Chip-Level Post-CMOS Via-Last Cu TSV Process for Multi-Layer Homogeneous 3D Integration
    Eroglu, Seniz E. Kucuk
    Cho, Woo Yeong
    Leblebici, Yusuf
    2016 12TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2016,
  • [10] Recent progress on bumpless Cu/SiO2 hybrid bonding for 3D heterogeneous integration
    Li, Ge
    Kang, Qiushi
    Niu, Fanfan
    Wang, Chenxi
    MICROELECTRONICS INTERNATIONAL, 2023, 40 (02) : 115 - 131