A deep learning based latency aware predictive routing model for network-on-chip architectures

被引:0
|
作者
Sudhakar, M. Venkata [1 ]
Reddy, P. Rahul [2 ]
Penchalaiah, Usthulamuri [2 ]
Reddy, P. Raghava [2 ,3 ]
机构
[1] Lakireddy Bali Reddy Coll Engn, Elect & Commun Engn, Mylavaram, Andhra Pradesh, India
[2] Geethanjali Inst Sci & Technol, Elect & Commun Engn, Nellore, Andhra Pradesh, India
[3] Geethanjali Inst Sci & Technol, Elect & Commun Engn, Nellore 524137, Andhra Pradesh, India
关键词
latency; Network on Chip; network size; source queuing and channel queuing; throughput; wormhole microarchitecture;
D O I
10.1002/dac.5602
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network on Chip (NoC) is an evolving platform for communications related applications, which are executed on a single silicon chip. There are several routing models in NoC architectures, but the accuracy of these models is limited, and the existing models are degraded because of over and under fitting issues. This research introduces the new deep learning-based latency aware predictive routing model for on-chip networks to route packets with better performance and power efficiency. The deep learning model used in this research is a new convolutional residual gated recurrent unit (CRGRU) with queuing theory. Moreover, the source and channel queuing delay is comprised of features to learn spatial and sequential information that improves the overall prediction accuracy. This router is modified by the intrusion of the Router States Monitor unit and the CRGRU hardware engine. The work is executed using the Xilinx platform, and the performance measures like latency and throughput are obtained by varying the network size as 4x4$$ 4\times 4 $$, 8x8$$ 8\times 8 $$, and 12x12$$ 12\times 12 $$ and also varying the buffer space and length as L=4,B=9$$ L=4,B=9 $$, L=9,B=4$$ L=9,B=4 $$, and L=14,B=3$$ L=14,B=3 $$, respectively. In addition, the squared correlation coefficient (SCC) and normalized root mean square error (NRMSE) are evaluated and compared with existing learning models to validate the proposed model. This research focused on the design of convolutional residual gated recurrent unit (CRGRU) with queuing theory model for routing the data packets with better performance and power efficiency.The source and channel queuing delay are comprised as features to learn spatial and sequential information that improves the overall prediction accuracy.Moreover, wormhole router and micro-architecture are utilized and modified by the intrusion of the router states monitor unit and CRGRU engine model.image
引用
收藏
页数:19
相关论文
共 50 条
  • [41] A bypass-based low latency network-on-chip router
    Guo, Peng
    Liu, Qingbin
    Chen, Ruizhi
    Yang, Lei
    Wang, Donglin
    IEICE ELECTRONICS EXPRESS, 2019, 16 (04) : 1 - 12
  • [42] An Adaptive Congestion-Aware Routing Algorithm for Mesh Network-on-Chip Platform
    Huang, Po-Tsang
    Hwang, Wei
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 375 - +
  • [43] Machine learning-driven performance assessment of network-on-chip architectures
    Patra, Ramapati
    Maji, Prasenjit
    Srivastava, Dipti Sakshi
    Mondal, Hemanta Kumar
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (16): : 24483 - 24519
  • [44] A Thermal-aware Application Specific Routing Algorithm for Network-on-Chip Design
    Qian, Zhiliang
    Tsui, Chi-Ying
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [45] Linear programming based techniques for synthesis of network-on-chip architectures
    Srinivasan, K
    Chatha, KS
    Konjevod, G
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 422 - 429
  • [46] Nanoelectronic SET-based core for network-on-chip architectures
    Pes, B. S.
    Guimaraes, J. G.
    da Costa, J. C.
    MICROELECTRONICS JOURNAL, 2014, 45 (07) : 972 - 975
  • [47] Eavesdropping Attack Detection Using Machine Learning in Network-on-Chip Architectures
    Sudusinghe, Chamika
    Charles, Subodha
    Ahangama, Sapumal
    Mishra, Prabhat
    IEEE DESIGN & TEST, 2022, 39 (06) : 28 - 38
  • [48] Eavesdropping Attack Detection Using Machine Learning in Network-on-Chip Architectures
    Sudusinghe, Chamika
    Charles, Subodha
    Ahangama, Sapumal
    Mishra, Prabhat
    IEEE Design and Test, 2022, 39 (06): : 28 - 38
  • [49] A Novel Routing Algorithm for Network-on-Chip
    Zhu Xiaohu
    Cao Yang
    Wang Liwei
    2007 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-15, 2007, : 1877 - +
  • [50] Cache-aware network-on-chip for chip multiprocessors
    Tatas, Konstantinos
    Kyriacou, Costas
    Dekoulis, George
    Demetriou, Demetris
    Avraam, Costas
    Christou, Anastasia
    VLSI CIRCUITS AND SYSTEMS IV, 2009, 7363