A deep learning based latency aware predictive routing model for network-on-chip architectures

被引:0
|
作者
Sudhakar, M. Venkata [1 ]
Reddy, P. Rahul [2 ]
Penchalaiah, Usthulamuri [2 ]
Reddy, P. Raghava [2 ,3 ]
机构
[1] Lakireddy Bali Reddy Coll Engn, Elect & Commun Engn, Mylavaram, Andhra Pradesh, India
[2] Geethanjali Inst Sci & Technol, Elect & Commun Engn, Nellore, Andhra Pradesh, India
[3] Geethanjali Inst Sci & Technol, Elect & Commun Engn, Nellore 524137, Andhra Pradesh, India
关键词
latency; Network on Chip; network size; source queuing and channel queuing; throughput; wormhole microarchitecture;
D O I
10.1002/dac.5602
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network on Chip (NoC) is an evolving platform for communications related applications, which are executed on a single silicon chip. There are several routing models in NoC architectures, but the accuracy of these models is limited, and the existing models are degraded because of over and under fitting issues. This research introduces the new deep learning-based latency aware predictive routing model for on-chip networks to route packets with better performance and power efficiency. The deep learning model used in this research is a new convolutional residual gated recurrent unit (CRGRU) with queuing theory. Moreover, the source and channel queuing delay is comprised of features to learn spatial and sequential information that improves the overall prediction accuracy. This router is modified by the intrusion of the Router States Monitor unit and the CRGRU hardware engine. The work is executed using the Xilinx platform, and the performance measures like latency and throughput are obtained by varying the network size as 4x4$$ 4\times 4 $$, 8x8$$ 8\times 8 $$, and 12x12$$ 12\times 12 $$ and also varying the buffer space and length as L=4,B=9$$ L=4,B=9 $$, L=9,B=4$$ L=9,B=4 $$, and L=14,B=3$$ L=14,B=3 $$, respectively. In addition, the squared correlation coefficient (SCC) and normalized root mean square error (NRMSE) are evaluated and compared with existing learning models to validate the proposed model. This research focused on the design of convolutional residual gated recurrent unit (CRGRU) with queuing theory model for routing the data packets with better performance and power efficiency.The source and channel queuing delay are comprised as features to learn spatial and sequential information that improves the overall prediction accuracy.Moreover, wormhole router and micro-architecture are utilized and modified by the intrusion of the router states monitor unit and CRGRU engine model.image
引用
收藏
页数:19
相关论文
共 50 条
  • [1] PreNoc: Neural Network based Predictive Routing for Network-on-Chip Architectures
    Kinsy, Michel A.
    Khadka, Shreeya
    Isakov, Mihailo
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, : 65 - 70
  • [2] Region-based routing algorithm for network-on-chip Architectures
    Schoenwald, Timo
    Bringmann, Oliver
    Rosenstiel, Wolfgang
    2007 NORCHIP, 2007, : 77 - 80
  • [3] A Support Vector Regression (SVR)-Based Latency Model for Network-on-Chip (NoC) Architectures
    Qian, Zhi-Liang
    Juan, Da-Cheng
    Bogdan, Paul
    Tsui, Chi-Ying
    Marculescu, Diana
    Marculescu, Radu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (03) : 471 - 484
  • [4] Application driven routing for mesh based Network-on-Chip architectures
    Gogoi, Ankur
    Ghoshal, Bibhas
    Sachan, Akash
    Kumar, Rakesh
    Manna, Kanchan
    INTEGRATION-THE VLSI JOURNAL, 2022, 84 : 26 - 36
  • [5] Hybrid Path-Diversity-Aware Adaptive Routing with Latency Prediction Model in Network-on-Chip Systems
    Tsai, Po-An
    Kuo, Yu-Hsin
    Chang, En-Jui
    Hsin, Hsien-Kai
    Wu, An-Yeu
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [6] Hybrid Path-Diversity-Aware Adaptive Routing with Latency Prediction Model in Network-on-Chip Systems
    Tsai, Po-An
    Kuo, Yu-Hsin
    Chang, En-Jui
    Hsin, Hsien-Kai
    Wu, An-Yeu
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [7] Power-Aware Mapping for Network-on-Chip Architectures under Bandwidth and Latency Constraints
    Wang, Xiaohang
    Yang, Mei
    Jiang, Yingtao
    Liu, Peng
    PROCEEDINGS OF THE 2009 FOURTH INTERNATIONAL CONFERENCE ON EMBEDDED AND MULTIMEDIA COMPUTING, 2009, : 91 - +
  • [8] Reliability and Performance Evaluation of Fault-aware Routing Methods for Network-on-Chip Architectures
    Valinataj, M.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2014, 27 (04): : 509 - 516
  • [9] A routing-table-based adaptive and minimal routing scheme on network-on-chip architectures
    Wang, Ling
    Song, Hui
    Jiang, Yingtao
    Zhang, Lihong
    COMPUTERS & ELECTRICAL ENGINEERING, 2009, 35 (06) : 846 - 855
  • [10] A technique for low energy mapping and routing in network-on-chip architectures
    Srinivasan, K
    Chatha, KS
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 387 - 392