Optimized Fault-Tolerant Adder Design Using Error Analysis

被引:2
|
作者
Kumar, Sakali Raghavendra [1 ]
Balasubramanian, P. [2 ]
Reddy, Ramesh [2 ]
Veeramachaneni, Sreehari [3 ]
Mahammad, Noor Sk [1 ]
机构
[1] Indian Inst Informat Technol Design & Mfg Kanchee, Dept CSE, Chennai, Tamil Nadu, India
[2] Def Res & Dev Org, Res Ctr Imarat, Hyderabad, India
[3] Gokaraju Rangaraju Inst Engn & Technol, Dept ECE, Hyderabad, India
关键词
Fault tolerance; FPGA; error analysis; adder; triple modular redundancy; CIRCUITS;
D O I
10.1142/S0218126623500913
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Field Programmable Gate Arrays (FPGAs) are often used in space, military, and commercial applications due to their re-programmable feature. FPGAs are semiconductor components susceptible to soft errors due to radiation effects. Fault tolerance is a critical feature for improving the reliability of electronic and computational components in high-safety applications. Triple Modular Redundancy (TMR) is electronic systems' most commonly used fault-tolerant technique. TMR is reliable and efficient to recover the single-event upsets. However, the limitation of this technique is the area overhead. Prior work has proposed many conventional fault-tolerant approaches that have been unable to avoid area overhead. This paper introduces a novel work related to an error analysis-based technique. This technique works with an error percentage, and a preferential algorithm, which is also proposed to reduce the hardware complexity in the existing works. This technique can be applied on various types of arithmetic circuits. The proposed technique is applied to the adder circuit to verify the hardware usage, power consumption, and delay; it has been implemented on the Proasic3e 3000 FPGA. The simulated results were observed as 39.89% fewer IO cells, 47.10% fewer core cells, and 5.32% less power as compared to the TMR-based adder.
引用
收藏
页数:32
相关论文
共 50 条
  • [31] Fault-tolerant Quantum Error Correction Using a Linear Array of Emitters
    Kim, Jintae
    Han, Jung Hoon
    Kim, Isaac H.
    QUANTUM, 2025, 9
  • [32] Universal fault-tolerant quantum computation using fault-tolerant conversion schemes
    Luo, Lan
    Ma, Zhi
    NEW JOURNAL OF PHYSICS, 2019, 21 (08)
  • [33] KINEMATIC DESIGN OF FAULT-TOLERANT MANIPULATORS
    PAREDIS, CJJ
    AU, WKF
    KHOSLA, PK
    COMPUTERS & ELECTRICAL ENGINEERING, 1994, 20 (03) : 211 - 220
  • [34] Classification and design of fault-tolerant parallel
    Du, Yunfei
    Tang, Yuhua
    Huazhong Keji Daxue Xuebao (Ziran Kexue Ban)/Journal of Huazhong University of Science and Technology (Natural Science Edition), 2011, 39 (04): : 49 - 52
  • [36] Optimized realization of fault-tolerant heteropolar magnetic bearings
    Na, UJ
    Palazzolo, A
    JOURNAL OF VIBRATION AND ACOUSTICS-TRANSACTIONS OF THE ASME, 2000, 122 (03): : 209 - 221
  • [37] Design and Verification of Fault-Tolerant Components
    Zhang, Miaomiao
    Liu, Zhiming
    Morisset, Charles
    Ravn, Anders P.
    METHODS, MODELS AND TOOLS FOR FAULT TOLERANCE, 2009, 5454 : 57 - +
  • [38] ON THE DESIGN OF FAULT-TOLERANT SIGNAL DETECTORS
    MEYER, GGL
    WEINERT, HL
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1986, 34 (04): : 973 - 978
  • [39] On the design of a fault-tolerant flight controller
    Yu, XH
    6TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL XII, PROCEEDINGS: INDUSTRIAL SYSTEMS AND ENGINEERING II, 2002, : 199 - 202
  • [40] Design of fault-tolerant control for MTTF
    Li, Hongbin
    Zhao, Qing
    INTERNATIONAL JOURNAL OF ROBUST AND NONLINEAR CONTROL, 2008, 18 (16) : 1551 - 1574