Optimized Fault-Tolerant Adder Design Using Error Analysis

被引:2
|
作者
Kumar, Sakali Raghavendra [1 ]
Balasubramanian, P. [2 ]
Reddy, Ramesh [2 ]
Veeramachaneni, Sreehari [3 ]
Mahammad, Noor Sk [1 ]
机构
[1] Indian Inst Informat Technol Design & Mfg Kanchee, Dept CSE, Chennai, Tamil Nadu, India
[2] Def Res & Dev Org, Res Ctr Imarat, Hyderabad, India
[3] Gokaraju Rangaraju Inst Engn & Technol, Dept ECE, Hyderabad, India
关键词
Fault tolerance; FPGA; error analysis; adder; triple modular redundancy; CIRCUITS;
D O I
10.1142/S0218126623500913
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Field Programmable Gate Arrays (FPGAs) are often used in space, military, and commercial applications due to their re-programmable feature. FPGAs are semiconductor components susceptible to soft errors due to radiation effects. Fault tolerance is a critical feature for improving the reliability of electronic and computational components in high-safety applications. Triple Modular Redundancy (TMR) is electronic systems' most commonly used fault-tolerant technique. TMR is reliable and efficient to recover the single-event upsets. However, the limitation of this technique is the area overhead. Prior work has proposed many conventional fault-tolerant approaches that have been unable to avoid area overhead. This paper introduces a novel work related to an error analysis-based technique. This technique works with an error percentage, and a preferential algorithm, which is also proposed to reduce the hardware complexity in the existing works. This technique can be applied on various types of arithmetic circuits. The proposed technique is applied to the adder circuit to verify the hardware usage, power consumption, and delay; it has been implemented on the Proasic3e 3000 FPGA. The simulated results were observed as 39.89% fewer IO cells, 47.10% fewer core cells, and 5.32% less power as compared to the TMR-based adder.
引用
收藏
页数:32
相关论文
共 50 条
  • [1] Design of a practical fault-tolerant adder in QCA
    Kumar, Dharmendra
    Mitra, Debasis
    MICROELECTRONICS JOURNAL, 2016, 53 : 90 - 104
  • [2] Fault-tolerant VLIW processor design and error coverage analysis
    Chen, Yung-Yuan
    Leu, Kuen-Long
    Yeh, Chao-Sung
    EMBEDDED AND UBIQUITOUS COMPUTING, PROCEEDINGS, 2006, 4096 : 754 - 765
  • [3] The complexity of fault-tolerant adder structures
    Biernat, Janusz
    DEPCOS - RELCOMEX 2008: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON DEPENDABILITY OF COMPUTER SYSTEMS, 2008, : 316 - 323
  • [4] Design of a Self-reconfigurable Adder for Fault-tolerant VLSI Architecture
    Mukherjee, Atin
    Dhar, Anindya Sundar
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 92 - 96
  • [5] Novel fault-tolerant adder design for FPGA-based systems
    Alderighi, M
    D'Angelo, S
    Metra, C
    Sechi, GR
    SEVENTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2001, : 54 - 58
  • [6] Fault-tolerant quantum reversible full adder/subtractor: Design and implementation
    Mirizadeh, Seyyed Mohammad Amir
    Asghari, Parvaneh
    OPTIK, 2022, 253
  • [7] Double fault tolerant full adder design using fault localization
    Kuamr, Pankaj
    Sharma, Rajender Kuamr
    2017 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE & COMMUNICATION TECHNOLOGY (CICT), 2017,
  • [8] Optimized Designs of Reversible Fault Tolerant BCD adder and Fault Tolerant Reversible Carry Skip BCD Adder
    Bose, Avishek
    Babu, Hafiz Md. Hasan
    2015 18TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2015, : 202 - 207
  • [9] Fault-tolerant quantum error correction using error weight parities
    Tansuwannont, Theerapat
    Leung, Debbie
    PHYSICAL REVIEW A, 2021, 104 (04)
  • [10] Optimized nanometric fault tolerant reversible BCD adder
    Haghparast, Majid
    Shams, Masoumeh
    Research Journal of Applied Sciences, Engineering and Technology, 2012, 4 (09) : 1067 - 1072