Area-Efficient digital filtering based on truncated multiply-accumulate units in residue number system 2n-1, 2n, 2n+1

被引:0
|
作者
Lyakhov, P. A. [1 ,2 ]
机构
[1] North Caucasus Fed Univ, Dept Math Modeling, Stavropol, Russia
[2] North Caucasus Fed Univ, North Caucasus Ctr Math Res, Stavropol, Russia
基金
俄罗斯科学基金会;
关键词
Digital signal processing; FIR filter; Moduli of a special type; Unit-gate model; Diminished-one technique; Low-power devices; FIR; ALGORITHM; DESIGN;
D O I
10.1016/j.jksuci.2023.101574
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
High resource consumption of digital filtering devices is one of the main practical problems of digital signal processing. Parallel data processing is one of the most effective approaches to improve the quantitative characteristics of such devices. This paper proposes a method for filtering signals using Truncated Multiply-and-Accumulate units (TMAC) in the residue number system (RNS) using moduli of a special type 2n -1, 2n, 2n + 1. These moduli reduced hardware costs and power consumption compared to state-of-the-art approaches for a 32-bit RNS filter by up to 23% and up to 22.3%, respectively, with a delay increase of 131%. The proposed approach allowed to reduce the device area by up to 14% with comparable energy expended for a 48-bit RNS filter, but the device delay increased by 81%. The results obtained open up the possibility of creating area-efficient and power-efficient devices. & COPY; 2023 The Author(s). Published by Elsevier B.V. on behalf of King Saud University. This is an open access article under the CC BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/).
引用
收藏
页数:12
相关论文
共 50 条
  • [1] Adder based residue to binary number converters for (2n-1, 2n, 2n+1)
    Wang, Y
    Song, XY
    Aboulhamid, M
    Shen, H
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2002, 50 (07) : 1772 - 1779
  • [2] Residue to binary number converters for (2n-1,2n,2n+1)
    Wang, YK
    Song, XY
    Aboulhamid, M
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 174 - 178
  • [3] Area-Power Efficient Modulo 2n-1 and Modulo 2n+1 Multipliers for {2n-1, 2n, 2n+1} Based RNS
    Muralidharan, Ramya
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (10) : 2263 - 2274
  • [4] A New Fast and Area-Efficient Adder-Based Sign Detector for RNS {2n-1, 2n, 2n+1}
    Kumar, Sachin
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (07) : 2608 - 2612
  • [5] Residue number system to binary converter for the moduli set (2n-1, 2n-1, 2n+1)
    Hiasat, A
    Sweidan, A
    JOURNAL OF SYSTEMS ARCHITECTURE, 2003, 49 (1-2) : 53 - 58
  • [6] An Efficient 2n RNS Scaler for Moduli Set {2n-1, 2n, 2n+1}
    Ye, Yanlong
    Ma, Shang
    Hu, Jianhao
    ISISE 2008: INTERNATIONAL SYMPOSIUM ON INFORMATION SCIENCE AND ENGINEERING, VOL 2, 2008, : 511 - 515
  • [7] Efficient reverse converters for four-moduli sets {2n-1, 2n, 2n+1, 2n+1-1} and {2n-1, 2n, 2n+1, 2n-1-1}
    Cao, B
    Srikanthan, T
    Chang, CH
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (05): : 687 - 696
  • [8] Fast division in the residue number system {2n+1,2n, 2n-1} based on shortcut mixed radix conversion
    Torabi, Zeinab
    Jaberipur, Ghassem
    Belghadr, Armin
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 83
  • [9] A High-speed and Area-efficient Sign Detector for Three Moduli Set RNS {2n, 2n-1, 2n+1}
    Kumar, Sachin
    Chang, Chip-Hong
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [10] Shifter circuits for {2n+1, 2n, 2n-1} RNS
    Bakalis, D.
    Vergos, H. T.
    ELECTRONICS LETTERS, 2009, 45 (01) : 27 - 28