Iterative Planner/Controller Design to Satisfy Signal Temporal Logic Specifications

被引:0
|
作者
Buyukkocak, Ali Tevfik [1 ]
Seiler, Peter [2 ]
Aksaray, Derya [3 ]
Gupta, Vijay [4 ]
机构
[1] Univ Minnesota, Dept Aerosp Engn & Mech, Minneapolis, MN 55455 USA
[2] Univ Michigan, Elect Engn & Comp Sci Dept, Ann Arbor, MI 48109 USA
[3] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
[4] Purdue Univ, Elmore Family Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
D O I
10.23919/ACC55779.2023.10155859
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper considers the design of a planner/tracker for a dynamical system with complex mission specifications expressed as a Signal Temporal Logic (STL) formula. The design consists of two parts: (i) a high-level planner to generate a reference trajectory to satisfy the desired STL formula, and (ii) a low-level controller to generate the control inputs to track the given reference trajectory. Traditionally, these two parts are often designed in a decoupled fashion. Moreover, the planner is often designed using an open-loop plant model that neglects (or only loosely accounts for) the low-level controller. We propose a control synthesis framework in which the high-level planner and the low-level controller are designed simultaneously in an iterative process. We demonstrate our results using a quadcopter scenario and benchmark our results with existing methods in the literature.
引用
收藏
页码:3516 / 3522
页数:7
相关论文
共 50 条
  • [41] Automaton-Guided Control Synthesis for Signal Temporal Logic Specifications
    Ho, Qi Heng
    Ilyes, Roland B.
    Sunberg, Zachary N.
    Lahijanian, Morteza
    2022 IEEE 61ST CONFERENCE ON DECISION AND CONTROL (CDC), 2022, : 3243 - 3249
  • [42] Divergent stutter bisimulation abstraction for controller synthesis with linear temporal logic specifications
    Mohajerani, Sahar
    Malik, Robi
    Wintenberg, Andrew
    Lafortune, Stephane
    Ozay, Necmiye
    AUTOMATICA, 2021, 130
  • [43] Zonotope-Based Symbolic Controller Synthesis for Linear Temporal Logic Specifications
    Ren, Wei
    Jungers, Raphael M.
    Dimarogonas, Dimos V.
    IEEE TRANSACTIONS ON AUTOMATIC CONTROL, 2024, 69 (11) : 7630 - 7645
  • [44] Robustness of temporal logic specifications
    Fainekos, Georgios E.
    Pappas, George J.
    FORMAL APPROACHES TO SOFTWARE TESTING AND RUNTIME VERIFICATION, 2006, 4262 : 178 - +
  • [45] Composition of temporal logic specifications
    Alexander, A
    APPLICATIONS AND THEORY OF PETRI NETS 2004, PROCEEDINGS, 2004, 3099 : 98 - 116
  • [46] Decentralized route-planning for multi-vehicle teams to satisfy a subclass of linear temporal logic specifications
    Fang, Jie
    Zhang, Zetian
    Cowlagi, Raghvendra, V
    AUTOMATICA, 2022, 140
  • [47] USING TEMPORAL LOGIC FOR PROTOTYPING - THE DESIGN OF A LIFT CONTROLLER
    HALE, R
    TEMPORAL LOGIC IN SPECIFICATION, 1989, 398 : 375 - 408
  • [49] Model Predictive Control for Signal Temporal Logic Specifications with Time Interval Decomposition
    Yu, Xinyi
    Wang, Chuwei
    Yuan, Dingran
    Li, Shaoyuan
    Yin, Xiang
    2023 62ND IEEE CONFERENCE ON DECISION AND CONTROL, CDC, 2023, : 7849 - 7855
  • [50] Path Planning for Autonomous Vehicle Turning at Intersections with Signal Temporal Logic Specifications
    Wang, Yujin
    Huang, Zhaoyan
    Dong, Shiying
    Chu, Hongqing
    Yin, Xiang
    Gao, Bingzhao
    2024 16TH INTERNATIONAL CONFERENCE ON COMPUTER AND AUTOMATION ENGINEERING, ICCAE 2024, 2024, : 665 - 669