Iterative Planner/Controller Design to Satisfy Signal Temporal Logic Specifications

被引:0
|
作者
Buyukkocak, Ali Tevfik [1 ]
Seiler, Peter [2 ]
Aksaray, Derya [3 ]
Gupta, Vijay [4 ]
机构
[1] Univ Minnesota, Dept Aerosp Engn & Mech, Minneapolis, MN 55455 USA
[2] Univ Michigan, Elect Engn & Comp Sci Dept, Ann Arbor, MI 48109 USA
[3] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
[4] Purdue Univ, Elmore Family Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
D O I
10.23919/ACC55779.2023.10155859
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper considers the design of a planner/tracker for a dynamical system with complex mission specifications expressed as a Signal Temporal Logic (STL) formula. The design consists of two parts: (i) a high-level planner to generate a reference trajectory to satisfy the desired STL formula, and (ii) a low-level controller to generate the control inputs to track the given reference trajectory. Traditionally, these two parts are often designed in a decoupled fashion. Moreover, the planner is often designed using an open-loop plant model that neglects (or only loosely accounts for) the low-level controller. We propose a control synthesis framework in which the high-level planner and the low-level controller are designed simultaneously in an iterative process. We demonstrate our results using a quadcopter scenario and benchmark our results with existing methods in the literature.
引用
收藏
页码:3516 / 3522
页数:7
相关论文
共 50 条
  • [1] Training Agents to Satisfy Timed and Untimed Signal Temporal Logic Specifications with Reinforcement Learning
    Hamilton, Nathaniel
    Robinette, Preston K.
    Johnson, Taylor T.
    SOFTWARE ENGINEERING AND FORMAL METHODS, SEFM 2022, 2022, 13550 : 190 - 206
  • [2] Reactive Planner Synthesis Under Temporal Logic Specifications
    Seong, Hyeonkyu
    Lee, Kyoungho
    Cho, Kyunghoon
    IEEE ACCESS, 2024, 12 : 13260 - 13276
  • [3] Translating temporal logic to controller specifications
    Fainekos, Georgios E.
    LoiZou, Savvas G.
    Pappas, George J.
    PROCEEDINGS OF THE 45TH IEEE CONFERENCE ON DECISION AND CONTROL, VOLS 1-14, 2006, : 903 - +
  • [4] Control Design for Risk-Based Signal Temporal Logic Specifications
    Safaoui, Sleiman
    Lindemann, Lars
    Dimarogonas, Dimos, V
    Shames, Iman
    Summers, Tyler H.
    IEEE CONTROL SYSTEMS LETTERS, 2020, 4 (04): : 1000 - 1005
  • [5] A hybrid barrier certificate approach to satisfy linear temporal logic specifications
    Bisoffi, Andrea
    Dimarogonas, Dimos, V
    2018 ANNUAL AMERICAN CONTROL CONFERENCE (ACC), 2018, : 634 - 639
  • [6] Active Learning of Signal Temporal Logic Specifications
    Linard, Alexis
    Tumova, Jana
    2020 IEEE 16TH INTERNATIONAL CONFERENCE ON AUTOMATION SCIENCE AND ENGINEERING (CASE), 2020, : 779 - 785
  • [7] Survey on mining signal temporal logic specifications
    Bartocci, Ezio
    Mateis, Cristinel
    Nesterini, Eleonora
    Nickovic, Dejan
    INFORMATION AND COMPUTATION, 2022, 289
  • [8] Semi-Supervised Trajectory-Feedback Controller Synthesis for Signal Temporal Logic Specifications
    Leung, Karen
    Pavone, Marco
    2022 AMERICAN CONTROL CONFERENCE, ACC, 2022, : 178 - 185
  • [9] Prescribed Performance Control for Signal Temporal Logic Specifications
    Lindemann, Lars
    Verginis, Christos K.
    Dimarogonas, Dimos V.
    2017 IEEE 56TH ANNUAL CONFERENCE ON DECISION AND CONTROL (CDC), 2017,
  • [10] Model Predictive Control with Signal Temporal Logic Specifications
    Raman, Vasumathi
    Donze, Alexandre
    Maasoumy, Mehdi
    Murray, Richard M.
    Sangiovanni-Vincentelli, Alberto
    Seshia, Sanjit A.
    2014 IEEE 53RD ANNUAL CONFERENCE ON DECISION AND CONTROL (CDC), 2014, : 81 - 87