Memory-Efficient LFSR Encoding and Weightage Driven Bit Transition for Improved Fault Coverage

被引:0
|
作者
Sowmiya, G. [1 ]
Malarvizhi, S. [1 ]
机构
[1] SRMIST, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
关键词
BIST; CUT; Encoding; LFSR; Pseudo-random test pattern; Randomness; TPG;
D O I
10.1080/03772063.2021.1958072
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Linear Feedback Shift Registers (LFSRs) have been employed as test pattern generators in BIST for decades; however, an emerging problem with design constraints leads to a lot of improvements in this field. This paper presents a memory-efficient encoding-based method to generate test patterns for a given primitive polynomial LFSR TPG. Here, test patterns generated from LFSR are divided into groups and follow encoding to transform into multiple test patterns. These newly generated encoded test patterns are further divided into transitional and non-transitional blocks which control the bit transitions over encoded values. This weighted driven bit transition also prevents certain bit transitions that reduce the dynamic power as well during the testing process. This TPG technique can be used for generating both pseudo-random test sequence and deterministic pattern generation by allowing fine control over bit transition and appropriate encoder design with the least hardware complexity overhead. The proposed technique has experimented over ISCAS '85 and some sequential part of ISCAS '89 benchmark circuits to validate the superiority in terms of memory efficiency compared to some well-known LFSR reseeding techniques and the hardware complexity reduction during BIST implementation. The proposed encoded test pattern also achieves a minimum of 14% test data volume and toggle control scheme in power reduction.
引用
收藏
页码:1783 / 1788
页数:6
相关论文
共 32 条
  • [1] Multiplexer and Memory-Efficient Circuits for Parallel Bit Reversal
    Garrido, Mario
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (04) : 657 - 661
  • [2] Extra Clocking of LFSR Seeds for Improved Path Delay Fault Coverage
    Pomeranz, Irith
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (02) : 544 - 552
  • [3] PROOFS - A FAST, MEMORY-EFFICIENT SEQUENTIAL-CIRCUIT FAULT SIMULATOR
    NIERMANN, TM
    CHENG, WT
    PATEL, JH
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (02) : 198 - 207
  • [4] Enhanced broadside testing for improved transition fault coverage
    Pomeranz, Irith
    Reddy, Sudhakar M.
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 473 - +
  • [5] Lighting-driven voxels for memory-efficient computation of indirect illumination
    Yen-Yu Chen
    Shao-Yi Chien
    The Visual Computer, 2016, 32 : 781 - 789
  • [6] Lighting-driven voxels for memory-efficient computation of indirect illumination
    Chen, Yen-Yu
    Chien, Shao-Yi
    VISUAL COMPUTER, 2016, 32 (6-8): : 781 - 789
  • [7] Fast and Memory-Efficient Regular Expression Matching Using Transition Sharing
    Zhang, Shuzhuang
    Luo, Hao
    Fang, Binxing
    Yun, Xiaochun
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2009, E92D (10) : 1953 - 1960
  • [8] A Memory-Efficient Encoding Method for Processing Mixed-Type Data on Machine Learning
    Lopez-Arevalo, Ivan
    Aldana-Bobadilla, Edwin
    Molina-Villegas, Alejandro
    Galeana-Zapien, Hiram
    Muniz-Sanchez, Victor
    Gausin-Valle, Saul
    ENTROPY, 2020, 22 (12) : 1 - 21
  • [9] A Fast Encoding Method for Vector Quantization Using Modified Memory-Efficient Sum Pyramid
    Zhibin Pan
    Koji Kotani
    Tadahiro Ohmi
    Optical Review, 2004, 11 : 170 - 175
  • [10] A fast encoding method for vector quantization using modified memory-efficient sum pyramid
    Pan, ZB
    Kotani, K
    Ohmi, T
    OPTICAL REVIEW, 2004, 11 (03) : 170 - 175