Carry Disregard Approximate Multipliers

被引:10
|
作者
Amirafshar, Nima [1 ]
Baroughi, Ahmad Sadigh [1 ]
Shahhoseini, Hadi Shahriar [1 ]
Taherinejad, Nima [2 ,3 ]
机构
[1] Iran Univ Sci & Technol, Sch Elect Engn, Tehran 1311416846, Iran
[2] Heidelberg Univ, Inst Comp Engn, D-69117 Heidelberg, Germany
[3] TU Wien, Inst Comp Technol ICT, A-1040 Vienna, Austria
关键词
Delays; Computer architecture; Power demand; Adders; Logic gates; Hardware; Approximate computing; carry disregard multiplier; power-efficient; image processing; 4-2; COMPRESSORS; DESIGN; POWER; ADDERS;
D O I
10.1109/TCSI.2023.3306071
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Several challenges in improving the performance of computing systems have given rise to emerging computing paradigms. One of these paradigms is approximate computing. Many applications require different levels of accuracy and are error-tolerance to a certain degree. Approximate computations can reduce the calculation complexities significantly and thus improve the performance. Here, we propose a methodology for designing approximate N-bit array multipliers based on carry disregarding. We evaluate and analyze the proposed multipliers both experimentally and theoretically. The proposed 8-bit multipliers, compared to the exact multiplier, reduce the critical path delay, power consumption, and area by 29%, 29%, and 30%, on average. Compared to the existing approximate array architectures in the literature, they have improved 14.3%, 22.8%, and 26.4%, respectively. Compared to the exact 16-bit multiplier, the proposed 16-bit multipliers have reduced the delay, power consumption, and area by 35%, 24%, and 23% on average. In an image processing application, we have also demonstrated the applicability of a wide range of proposed multipliers, which have Peak Signal-to-Noise Ratio (PSNR) and Structural Similarity Index Measure (SSIM) over 30 dB and 94%, respectively.
引用
收藏
页码:4840 / 4853
页数:14
相关论文
共 50 条
  • [31] Design of Dynamic Range Approximate Logarithmic Multipliers
    Yin, Peipei
    Wang, Chenghua
    Liu, Weiqiang
    Lombardi, Fabrizio
    PROCEEDINGS OF THE 2018 GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI'18), 2018, : 423 - 426
  • [32] Designing Approximate Reduced Complexity Wallace Multipliers
    Rizos, Ioannis
    Papatheodorou, Georgios
    Efthymiou, Aristides
    ELECTRONICS, 2025, 14 (02):
  • [33] Positive/Negative Approximate Multipliers for DNN Accelerators
    Spantidi, Ourania
    Zervakis, Georgios
    Anagnostopoulos, Iraklis
    Amrouch, Hussain
    Henkel, Joerg
    2021 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN (ICCAD), 2021,
  • [34] Stochastic Subgradient Methods with Approximate Lagrange Multipliers
    Valls, Victor
    Leith, Douglas J.
    2016 IEEE 55TH CONFERENCE ON DECISION AND CONTROL (CDC), 2016, : 6186 - 6191
  • [35] Dual Subgradient Methods Using Approximate Multipliers
    Valls, Victor
    Leith, Douglas J.
    2015 53RD ANNUAL ALLERTON CONFERENCE ON COMMUNICATION, CONTROL, AND COMPUTING (ALLERTON), 2015, : 1016 - 1021
  • [36] Approximate Multipliers for Optimal Utilization of FPGA Resources
    Niemann, Christoph
    Rethfeldt, Michael
    Timmermann, Dirk
    2021 24TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2021, : 23 - 28
  • [37] Design of Power and Area Efficient Approximate Multipliers
    Venkatachalam, Suganthi
    Ko, Seok-Bum
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (05) : 1782 - 1786
  • [38] Practical Approximate Quantum Multipliers for NISQ Devices
    Sajadimanesh, Sohrab
    Faye, Jean Paul Latyr
    Atoofian, Ehsan
    PROCEEDINGS OF THE 19TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS 2022 (CF 2022), 2022, : 121 - 130
  • [39] Energy-efficient computing with approximate multipliers
    Pilipović, Ratko
    Bulić, Patricio
    Lotrič, Uroš
    Elektrotehniski Vestnik/Electrotechnical Review, 2022, 89 (03): : 117 - 123
  • [40] A Design Approach for Compressor Based Approximate Multipliers
    Maheshwari, Naman
    Yang, Zhixi
    Han, Jie
    Lombardi, Fabrizio
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 209 - 214