Engineering negative differential resistance in negative capacitance Quad-FinFET

被引:1
|
作者
Vanlalawmpuia, K. [1 ]
Medury, Aditya Sankar [2 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Aizawl 796012, Mizoram, India
[2] Indian Inst Sci Educ & Res Bhopal, Dept Elect Engn & Comp Sci, Bhopal 462066, Madhya Pradesh, India
关键词
Ferroelectricity; Negative capacitance FinFET; Negative differential resistance; Inverse DIBL; VOLTAGE AMPLIFICATION; PERFORMANCE; TEMPERATURE; EXPLORATION; TRANSISTORS; HYSTERESIS; MOSFETS; ANALOG;
D O I
10.1016/j.mseb.2023.116725
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this work, a systematically analysis of the Negative Capacitance (NC) Quad-FinFET structure is carried out where we determine the optimal FE layer thickness that enables hysteresis-free transfer characteristics. However, negative differential resistance (NDR) is introduced along with the increased FE-layer thickness, which is not desirable for application in analog circuits. Through the implementation of an asymmetric drain length extension and a high-k Si3N4 spacer, negative differential resistance (NDR) can be mitigated. In addition, the relatively poor analog performance generally seen in conventional FinFET structures are overcome in the drain engineered NC Quad-FinFET structure with gate spacer resulting in significant improvement in performance parameters such as transconductance, output conductance and intrinsic gain. The integration of NC Quad-FinFET as a digital inverter is carried out where the circuit propagation delay is decreased by 27.65% with drain length extension and inclusion of Si3N4 spacer. Thus, through these device optimization techniques, the NC Quad-FinFET structure shows significant improvement in both analog and digital device performance parameters.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Transient Negative Capacitance as Cause of Reverse Drain-induced Barrier Lowering and Negative Differential Resistance in Ferroelectric FETs
    Jin, Chengji
    Saraya, Takuya
    Hiramoto, Toshiro
    Kobayashi, Masaharu
    2019 SYMPOSIUM ON VLSI TECHNOLOGY, 2019, : T220 - T221
  • [32] Performance Evaluation of Negative Capacitance Junctionless FinFET under Extreme Length Scaling
    Kaushal, Shelja
    Rana, Ashwani K.
    Sharma, Rajneesh
    SILICON, 2021, 13 (10) : 3681 - 3690
  • [33] Negative-Capacitance FinFET Inverter, Ring Oscillator, SRAM Cell, and Ft
    Li, Kai-Shin
    Wei, Yun-Jie
    Chen, Yi-Ju
    Chiu, Wen-Cheng
    Chen, Hsiu-Chih
    Lee, Min-Hung
    Chiu, Yu-Fan
    Hsueh, Fu-Kuo
    Wu, Bo-Wei
    Chen, Pin-Guang
    Lai, Tung-Yan
    Chen, Chun-Chi
    Shieh, Jia-Min
    Yeh, Wen-Kuan
    Salahuddin, Sayeef
    Hu, Chenming
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [34] Sensitivity Analysis of a Novel Negative Capacitance FinFET for Label-Free Biosensing
    Dixit, Ankit
    Samajdar, Dip Prakash
    Chauhan, Vibhuti
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (10) : 5204 - 5210
  • [35] Performance Evaluation of Negative Capacitance Junctionless FinFET under Extreme Length Scaling
    Shelja Kaushal
    Ashwani K. Rana
    Rajneesh Sharma
    Silicon, 2021, 13 : 3681 - 3690
  • [36] Analytical model of subthreshold drain current for nanoscale negative capacitance junctionless FinFET
    Kaushal, Shelja
    Rana, Ashwani K.
    MICROELECTRONICS JOURNAL, 2022, 121
  • [37] Performance estimation of non-hysteretic negative capacitance FinFET based SRAM
    Yadav, Sameer
    Kondekar, P. N.
    Awadhiya, Bhaskar
    MICROELECTRONICS JOURNAL, 2023, 137
  • [38] Role of temperature on linearity and analog/RF performance merits of a negative capacitance FinFET
    Jaisawal, Rajeewa Kumar
    Rathore, Sunil
    Gandhi, Navneet
    Kondekar, Pravin N.
    Bagga, Navjeet
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (11)
  • [39] On the "mystery" of differential negative resistance
    Popescu, Sebastian
    Lozneanu, Erzilia
    Sanduloviciu, Mircea
    UNIFYING THEMES IN COMPLEX SYSTEMS IV, 2008, : 72 - 79
  • [40] Study to find the applicability of Germanium FinFET with Negative Capacitance for High Temperatures Applications
    Bansal, Monika
    Kaur, Harsupreet
    PROCEEDINGS OF 2019 5TH IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K19), 2019, : 41 - 46