Asynchronous Single Flux Quantum Logic Gates Using Self-Clocking

被引:3
|
作者
Yamanashi, Yuki [1 ]
Fujisawa, Taisei [1 ]
Li, Zongyuan [1 ]
Yoshikawa, Nobuyuki [1 ]
机构
[1] Yokohama Natl Univ, Elect & Comp Engn, Yokohama 2408501, Japan
关键词
Asynchronous logic gate; exclusive-OR; SFQ circuit; superconductor logic circuits; RSFQ; CIRCUITS;
D O I
10.1109/TASC.2023.3244148
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose an asynchronous single flux quantum (SFQ) logic gate composed of a conventional clocked logic gate and an input signal merger that generates a self-clock for the clocked logic gate. By using this self-clocking, we can design any 0-preserving logic gate, including exclusive OR (XOR). The proposed asynchronous SFQ logic gates have adjustable allowable input skew by varying the delay between the merger and internal clock input for the clocked logic gate. We design and evaluate the asynchronous AND, OR, and XOR gates that have an allowable input skew of approximately 8 ps assuming the use of the 10 kA/cm(2) Nb fabrication process using the proposed design method. We experimentally confirm the correct operation of the asynchronous SFQ XOR gate. We design a completely asynchronous 4-bit-input carry-lookahead adder (CLA) using the designed asynchronous gates. We found that the circuit area and number of Josephson junctions required to design a 4-bit-input CLA can be reduced by > 50% compared to that of the synchronous concurrent-flow 4-bit-input CLA without deterioration of the throughput.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] A single flux quantum standard logic cell library
    Yorozu, S
    Kameda, Y
    Terai, H
    Fujimaki, A
    Yamada, T
    Tahara, S
    PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2002, 378 (PART 2): : 1471 - 1474
  • [32] Metastability in Superconducting Single Flux Quantum (SFQ) Logic
    Datta, Gourav
    Lin, Yunkun
    Zhang, Bo
    Beerel, Peter A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (05) : 1990 - 2002
  • [33] A single-flux-quantum logic prototype microprocessor
    Tanaka, M
    Matsuzaki, F
    Kondo, T
    Nakajima, N
    Yamanashi, Y
    Fujimaki, A
    Hayakawa, H
    Yoshikawa, N
    Terai, H
    Yorozu, S
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 298 - 299
  • [34] A SINGLE FLUX QUANTUM LOGIC GATE WITH HIGH FUNCTIONALITY
    HIOE, W
    HOSOYA, M
    SUDA, R
    GOTO, E
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 1991, 4 (11): : 658 - 661
  • [35] PROPOSAL OF SINGLE-FLUX-QUANTUM LOGIC DEVICE
    TAMURA, H
    OKABE, Y
    SUGANO, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1980, 27 (10) : 2035 - 2036
  • [36] Quantum logic gates using coherent population trapping states
    ASHOK VUDAYAGIRI
    Pramana, 2011, 77 : 1127 - 1133
  • [37] Quantum logic gates using q-deformed oscillators
    Gangopadhyay, Debashis
    Roy, Mahendra Nath Sinha
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2006, 4 (02) : 297 - 305
  • [38] Quantum logic gates using coherent population trapping states
    Vudayagiri, Ashok
    PRAMANA-JOURNAL OF PHYSICS, 2011, 77 (06): : 1127 - 1133
  • [39] Bennett clocking of nanomagnetic logic using multiferroic single-domain nanomagnets
    Atulasimha, J.
    Bandyopadhyay, S.
    APPLIED PHYSICS LETTERS, 2010, 97 (17)
  • [40] Low-latency power-dividing clocking scheme for adiabatic quantum-flux-parametron logic
    He, Yuxing
    Takeuchi, Naoki
    Yoshikawa, Nobuyuki
    APPLIED PHYSICS LETTERS, 2020, 116 (18)