BFT-Low-Latency Bit-Slice Design of Discrete Fourier Transform

被引:1
|
作者
Guaragnella, Cataldo [1 ]
Giorgio, Agostino [1 ]
Rizzi, Maria [1 ]
机构
[1] Politecn Bari, Dept Elect & Informat Engn, Via E Orabona 4, I-70125 Bari, Italy
关键词
discrete Fourier transform; fast Fourier transform; FPGA; OFDM (Orthogonal Frequency Division Multiplexing); DVB (Digital Video Broadcasting); FFT;
D O I
10.3390/jlpea13030045
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Structures for the evaluation of fast Fourier transforms are important components in several signal-processing applications and communication systems. Their capabilities play a key role in the performance enhancement of the whole system in which they are embedded. In this paper, a novel implementation of the discrete Fourier transform is proposed, based on a bit-slice approach and on the exploitation of the input sequence finite word length. Input samples of the sequence to be transformed are split into binary sequences and each one is Fourier transformed using only complex sums. An FPGA-based solution characterized by low latency and low power consumption is designed. Simulations have been carried out, first in the Matlab environment, then emulated in Quartus IDE with Intel. The hardware implementation of the conceived system and the test for the functional accuracy verification have been performed, adopting the DE2-115 development board from Terasic, which is equipped with the Cyclone IV EP4CE115F29C7 FPGA by Intel.
引用
收藏
页数:20
相关论文
共 50 条
  • [41] OPTIMUM LOW-ORDER WINDOWS FOR DISCRETE FOURIER-TRANSFORM SYSTEMS
    BABIC, H
    TEMES, GC
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1976, 24 (06): : 512 - 517
  • [42] CHIP SET EASES BIT-SLICE DESIGN WHILE TACKLING VIDEO-SPEED PROCESSING .2. SEQUENCER HANDLES MICROCODE INTERRUPTS
    NIEHAUS, J
    DUVAL, J
    KRONLAGE, B
    ELECTRONICS, 1983, 56 (21): : 135 - 138
  • [43] CHIP SET EASES BIT-SLICE DESIGN WHILE TACKLING VIDEO-SPEED PROCESSING .1. MULTIPLE INTERNAL BUSES SPEED 8-BIT-WIDE SLICES
    NIEHAUS, J
    DUVAL, J
    ENGLADE, J
    ELECTRONICS, 1983, 56 (21): : 133 - 135
  • [44] Efficient protocol of N-bit discrete quantum Fourier transform via transmon qubits coupled to a resonator
    Obada, A. -S. F.
    Hessian, H. A.
    Mohamed, A. -B. A.
    Homid, Ali H.
    QUANTUM INFORMATION PROCESSING, 2014, 13 (02) : 475 - 489
  • [45] A low latency energy efficient BFT based 3D NoC design with zone based routing strategy
    Bose, Avik
    Ghosal, Prasun
    JOURNAL OF SYSTEMS ARCHITECTURE, 2020, 108
  • [46] Design of fractional delay FIR filter using discrete Fourier transform interpolation method
    Tseng, Chien-Cheng
    Lee, Su-Ling
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1156 - +
  • [47] Structurally Regular Integer Discrete Cosine Transform for Low-Bit-Word-Length Coefficients
    Suzuki, Taizo
    Ikehara, Masaaki
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1607 - 1610
  • [48] Optimal Joint Design of Discrete Fractional Fourier Transform Matrices and Mask Coefficients for Multichannel Filtering in Fractional Fourier Domains
    Zhang, Xiao-Zhi
    Ling, Bingo Wing-Kuen
    Dam, Hai Huyen
    Teo, Kok-Lay
    Wu, Changzhi
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2018, 66 (22) : 6016 - 6030
  • [49] Discrete Fourier Transform Based Iterative Learning Control Design for Linear Plants With Experimental Verification
    Freeman, C. T.
    Lewin, P. L.
    Rogers, E.
    Owens, D. H.
    Hatonen, J. J.
    JOURNAL OF DYNAMIC SYSTEMS MEASUREMENT AND CONTROL-TRANSACTIONS OF THE ASME, 2009, 131 (03): : 1 - 10
  • [50] Training sequences design for channel estimation in FTN system using discrete Fourier transform techniques
    Cai, Biao
    Liu, Aijun
    Tong, Xinhai
    Cheng, Fengyi
    IET COMMUNICATIONS, 2017, 11 (17) : 2561 - 2565