Design and Implementation of Modified Vedic Multiplier Using Modified Decoder-Based Adder

被引:0
|
作者
Kumari, Arti [1 ]
Kharwar, Saurabh [1 ]
Singh, Sangeeta [1 ]
Mohammed, Mustafa K. A. [2 ]
Zaki, Salim M. [3 ]
机构
[1] Natl Inst Technol, Microelect & VLSI Design Lab, Patna, Bihar, India
[2] Univ Warith Al Anbiyaa, Karbala, Iraq
[3] Dijlah Univ Coll, Dept Comp Sci, Al Masafi St, Baghdad, Iraq
关键词
Vedic multiplier; Urdhva Tiryakbhayam Sutra; Decoder; Full adders; Decoder based Vedic multiplier;
D O I
10.1007/978-3-031-20429-6_20
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Low power design has attracted much attention since the energy dissipation is a significant factor in digital integrated circuit design. A multiplier is one of the arithmetic circuits, which plays a major role in many computational systems based on the real time applications. The power consumption in the systems greatly depends on the power consumption of its multiplier. In this digitalization era, it becomes necessary to increase the speed of the digital circuits while reducing on-chip area and memory consumption. Vedic architectures have advantages in partial product generation and additions, which are done concurrently. In this research, slice LUT's and power of the proposed 2 x 2 and 4 x 4 novel decoder based Vedic multiplier using Urdhva Tiryakbhayam sutra are calculated and compared with conventional multiplier. Therefore, utilizing the advantages of Vedic architectures with the proposed idea to solve the problem of balancing power consumption and speed increase in circuits. The simulations carried out and synthesis of the proposed 2 x 2 bit and 4 x 4 bit multiplier has been implemented using artex-7 on Xilinx Vivado. The results of the proposed Vedic multiplier with existing Vedic multiplier exhibits a significant improvement in term of resource utilization.
引用
收藏
页码:207 / 215
页数:9
相关论文
共 50 条
  • [11] FPGA implementation of proficient Vedic multiplier architecture using hybrid carry select adder
    Thamizharasan, V.
    Kasthuri, N.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (08) : 1253 - 1265
  • [12] Performance Analysis For Vedic Multiplier Using Modified Full Adders
    Bandi, VijayaLakshmi
    2017 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2017,
  • [13] Analysis of Vedic Multiplier using Various Adder Topologies
    Akhter, Shamim
    Saini, Vikas
    Saini, Jasmine
    2017 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2017, : 173 - 176
  • [14] Modified. Binary Multiplier Circuit Based on Vedic Mathematics
    Akhter, Shamim
    Chaturvedi, Saurabh
    2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 234 - 237
  • [15] Advanced Multiplier Design and Implementation using Hancarlson Adder
    Rao, E. Jagadeeswara
    Ramanjaneyulu, T.
    Kumar, K. Jayaram
    2018 INTERNATIONAL CONFERENCE ON INTELLIGENT AND INNOVATIVE COMPUTING APPLICATIONS (ICONIC), 2018, : 379 - 383
  • [16] Implementation of High Performance Vedic Multiplier and Design of DSP Operations Using Vedic Sutra
    Srimani, Supriyo
    Kundu, Diptendu Kumar
    Panda, Saradindu
    Maji, B.
    COMPUTATIONAL ADVANCEMENT IN COMMUNICATION CIRCUITS AND SYSTEMS, ICCACCS 2014, 2015, 335 : 443 - 449
  • [17] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm
    Jais, Amish
    Palsodkar, Prasanna
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
  • [18] Design and Implementation of Energy Efficient Vedic Multiplier using FPGA
    Patil, Hemangi P.
    Sawant, S. D.
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 206 - 210
  • [19] Low-Power Modified Vedic Multiplier
    Kodali, Ravi Kishore
    Sivakumar, C.
    Jain, Vishal
    Boppana, Lakshmi
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 454 - 458
  • [20] DeBAM: Decoder-Based Approximate Multiplier for Low Power Applications
    Nambi, Suresh
    Kumar, U. Anil
    Radhakrishnan, Kavya
    Venkatesan, Mythreye
    Ahmed, Syed Ershad
    IEEE EMBEDDED SYSTEMS LETTERS, 2021, 13 (04) : 174 - 177