Efficient approximate multipliers with adjustable accuracy

被引:1
|
作者
Pourkhatoon, Mohammadreza [1 ]
Zarandi, Azadeh Alsadat Emrani [1 ]
Mohammadi, Majid [1 ]
机构
[1] Shahid Bahonar Univ Kerman, Dept Comp Engn, Kerman, Iran
关键词
Approximate computations; computer arithmetic; approximate multiplier; image processing; embedded computing;
D O I
10.1080/00207217.2022.2164071
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The number of smart devices grows rapidly, and the main leakage of many of these devices is their limited batteries, in addition to the need for a fast and low-power computing system. Approximate calculations are an excellent method for such systems to achieve higher speed and less area and power consumption at the cost of lower accuracy. Furthermore, in many applications with inherent tolerance for insignificant inaccuracies such as image processing, approximate computing can be used to achieve acceptable performance with higher speed, lower power or area consumption. In this work, approximate multiplier structures are proposed based on working on the partial product trees with the aim of reducing area consumption and increasing accuracy. Comprehensive experimental analysis is performed to evaluate the performance of the proposed multiplier in terms of area, delay, power consumption, and accuracy. The results show that our suggested design improves at most 29% of power consumption, 11% of delay, and 55% of the area rather than an exact multiplier. Moreover, the performance of our multipliers is investigated based on the peak signal noise ratio (PSNR) for processing two images, which lead to 56.65 and 23.6 dB.
引用
收藏
页码:318 / 337
页数:20
相关论文
共 50 条
  • [41] A Comparative Evaluation of Approximate Multipliers
    Jiang, Honglan
    Liu, Cong
    Maheshwari, Naman
    Lombardi, Fabrizio
    Han, Jie
    PROCEEDINGS OF THE 2016 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2016, : 191 - 196
  • [42] WEAK APPROXIMATE IDENTITIES AND MULTIPLIERS
    JOHNSON, DL
    LAHR, CD
    STUDIA MATHEMATICA, 1982, 74 (01) : 1 - 15
  • [43] Carry Disregard Approximate Multipliers
    Amirafshar, Nima
    Baroughi, Ahmad Sadigh
    Shahhoseini, Hadi Shahriar
    Taherinejad, Nima
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (12) : 4840 - 4853
  • [44] Multipliers based on approximate compressors
    Maitra S.
    Micro and Nanosystems, 2021, 13 (02) : 233 - 240
  • [45] Designs of Approximate Floating-Point Multipliers with Variable Accuracy for Error-Tolerant Applications
    Peipei Yin
    Chenghua Wang
    Weiqiang Liu
    Earl E. Swartzlander
    Fabrizio Lombardi
    Journal of Signal Processing Systems, 2018, 90 : 641 - 654
  • [46] Designs of Approximate Floating-Point Multipliers with Variable Accuracy for Error-Tolerant Applications
    Yin, Peipei
    Wang, Chenghua
    Liu, Weiqiang
    Swartzlander, Earl E., Jr.
    Lombardi, Fabrizio
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (04): : 641 - 654
  • [47] Power-Efficient Approximate Multipliers Leveraging Hybrid CMOS-Memristor Paradigm
    Pokharia, Monika
    Hegde, Ravi S.
    Mekie, Joycee
    2023 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2024, : 95 - 99
  • [48] Machine Learning based Power Efficient Approximate 4: 2 Compressors for Imprecise Multipliers
    Maddisetti, Lavanya
    Ravindra, J. V. R.
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 221 - 226
  • [49] Area-Efficient Iterative Logarithmic Approximate Multipliers for IEEE 754 and Posit Numbers
    Kim, Sunwoong
    Norris, Cameron J.
    Oelund, James I.
    Rutenbar, Rob A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (03) : 455 - 467
  • [50] Energy-Area-Efficient Approximate Multipliers for Error-Tolerant Applications on FPGAs
    Nguyen Van Toan
    Lee, Jeong-Gun
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 336 - 341