Performance optimization of tri-gate junctionless FinFET using channel stack engineering for digital and analog/RF design

被引:4
|
作者
Singh, Devenderpal [1 ]
Chaudhary, Shalini [1 ]
Dewan, Basudha [1 ]
Yadav, Menka [1 ]
机构
[1] Malaviya Natl Inst Technol, Dept Elect & Commun Engn, Jaipur 302017, Rajasthan, India
关键词
short channel effects (SCEs); junctionless FinFET; analog and RF parameters; SiGe; THRESHOLD-VOLTAGE; IMPACT; TRANSISTORS; DEVICES;
D O I
10.1088/1674-4926/44/11/114103
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This manuscript explores the behavior of a junctionless tri-gate FinFET at the nano-scale region using SiGe material for the channel. For the analysis, three different channel structures are used: (a) tri-layer stack channel (TLSC) (Si-SiGe-Si), (b) double layer stack channel (DLSC) (SiGe-Si), (c) single layer channel (SLC) (Si). The I-V characteristics, subthreshold swing (SS), drain-induced barrier lowering (DIBL), threshold voltage (V t), drain current (I ON), OFF current (I OFF), and ON-OFF current ratio (I ON/I OFF) are observed for the structures at a 20 nm gate length. It is seen that TLSC provides 21.3% and 14.3% more ON current than DLSC and SLC, respectively. The paper also explores the analog and RF factors such as input transconductance (g m), output transconductance (g ds), gain (g m/g ds), transconductance generation factor (TGF), cut-off frequency (f T), maximum oscillation frequency (f max), gain frequency product (GFP) and linearity performance parameters such as second and third-order harmonics (g m2, g m3), voltage intercept points (VIP2, VIP3) and 1-dB compression points for the three structures. The results show that the TLSC has a high analog performance due to more g m and provides 16.3%, 48.4% more gain than SLC and DLSC, respectively and it also provides better linearity. All the results are obtained using the VisualTCAD tool.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length
    Kaur, Navneet
    Gill, Sandeep Singh
    Kaur, Prabhjot
    SILICON, 2022, 14 (16) : 10989 - 11000
  • [22] Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length
    Navneet Kaur
    Sandeep Singh Gill
    Prabhjot Kaur
    Silicon, 2022, 14 : 10989 - 11000
  • [23] Estimation of analog/RF figures-of-merit using device design engineering in gate stack double gate MOSFET
    Mohapatra, S. K.
    Pradhan, K. P.
    Artola, L.
    Sahu, P. K.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2015, 31 : 455 - 462
  • [24] Influence of Channel and Gate Engineering on the Analog and RF Performance of DG MOSFETs
    Mohankumar, N.
    Syamal, Binit
    Sarkar, Chandan Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (04) : 820 - 826
  • [25] EFFECT OF CHANNEL LENGTH VARIATION ON ANALOG AND RF PERFORMANCE OF JUNCTIONLESS DOUBLE GATE VERTICAL MOSFET
    Kaharudin, K. E.
    Salehuddin, F.
    Zain, A. S. M.
    Roslan, Ameer F.
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2019, 14 (04): : 2410 - 2430
  • [26] Analog/RF Performance of Triple Material Gate Stack-Graded Channel Double Gate-Junctionless Strained-silicon MOSFET with Fixed Charges
    Rao, Suddapalli Subba
    Joseph, Rani Deepika Balavendran
    Chintala, Vijaya Durga
    Saramekala, Gopi Krishna
    Srikar, D.
    Rao, Nistala Bheema
    SILICON, 2022, 14 (12) : 7363 - 7376
  • [27] Analog/RF Performance of Triple Material Gate Stack-Graded Channel Double Gate-Junctionless Strained-silicon MOSFET with Fixed Charges
    Suddapalli Subba Rao
    Rani Deepika Balavendran Joseph
    Vijaya Durga Chintala
    Gopi Krishna Saramekala
    D. Srikar
    Nistala Bheema Rao
    Silicon, 2022, 14 : 7363 - 7376
  • [28] Influence on the Analog/RF Performance in Graded Channel Gate Stack DG-MOSFETs
    Chattopadhyay, Ankush
    Dutta, Arka
    Kundu, Atanu
    Sarkar, Chandan K.
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 167 - 169
  • [29] Design and Simulation of SF-FinFET and SD-FinFET and Their Performance in Analog, RF and Digital Applications
    Zaman, Syed Samsuz
    Kumar, Pankaj
    Sarma, Manash Pratim
    Ray, Ashok
    Trivedi, Gaurav
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 200 - 205
  • [30] Improvement of digital, analog/RF and linearity performances of charge plasma based junctionless FinFET through spacer layer engineering
    Banerjee, Kallolini
    Biswas, Abhijit
    MICRO AND NANOSTRUCTURES, 2024, 195