Performance optimization of tri-gate junctionless FinFET using channel stack engineering for digital and analog/RF design

被引:4
|
作者
Singh, Devenderpal [1 ]
Chaudhary, Shalini [1 ]
Dewan, Basudha [1 ]
Yadav, Menka [1 ]
机构
[1] Malaviya Natl Inst Technol, Dept Elect & Commun Engn, Jaipur 302017, Rajasthan, India
关键词
short channel effects (SCEs); junctionless FinFET; analog and RF parameters; SiGe; THRESHOLD-VOLTAGE; IMPACT; TRANSISTORS; DEVICES;
D O I
10.1088/1674-4926/44/11/114103
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This manuscript explores the behavior of a junctionless tri-gate FinFET at the nano-scale region using SiGe material for the channel. For the analysis, three different channel structures are used: (a) tri-layer stack channel (TLSC) (Si-SiGe-Si), (b) double layer stack channel (DLSC) (SiGe-Si), (c) single layer channel (SLC) (Si). The I-V characteristics, subthreshold swing (SS), drain-induced barrier lowering (DIBL), threshold voltage (V t), drain current (I ON), OFF current (I OFF), and ON-OFF current ratio (I ON/I OFF) are observed for the structures at a 20 nm gate length. It is seen that TLSC provides 21.3% and 14.3% more ON current than DLSC and SLC, respectively. The paper also explores the analog and RF factors such as input transconductance (g m), output transconductance (g ds), gain (g m/g ds), transconductance generation factor (TGF), cut-off frequency (f T), maximum oscillation frequency (f max), gain frequency product (GFP) and linearity performance parameters such as second and third-order harmonics (g m2, g m3), voltage intercept points (VIP2, VIP3) and 1-dB compression points for the three structures. The results show that the TLSC has a high analog performance due to more g m and provides 16.3%, 48.4% more gain than SLC and DLSC, respectively and it also provides better linearity. All the results are obtained using the VisualTCAD tool.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] Performance optimization of tri-gate junctionless FinFET using channel stack engineering for digital and analog/RF design
    Devenderpal Singh
    Shalini Chaudhary
    Basudha Dewan
    Menka Yadav
    Journal of Semiconductors, 2023, 44 (11) : 105 - 116
  • [2] Performance optimization of tri-gate junctionless FinFET using channel stack engineering for digital and analog/RF design
    Devenderpal Singh
    Shalini Chaudhary
    Basudha Dewan
    Menka Yadav
    Journal of Semiconductors, 2023, (11) : 105 - 116
  • [3] RF Performance Enhancement in Underlap Tri-Gate FinFET
    Gupta, Shikhar
    Nandi, Ashutosh
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2018), 2018, : 760 - 762
  • [4] Effect of air spacer on analog performance of underlap tri-gate FinFET
    Gupta, Shikhar
    Nandi, Ashutosh
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 109 : 693 - 701
  • [5] Performance investigation of different low power SRAM cell topologies using stacked-channel tri-gate junctionless FinFET
    Singh, Devenderpal
    Chaudhary, Shalini
    Dewan, Basudha
    Yadav, Menka
    MICROELECTRONICS JOURNAL, 2024, 145
  • [6] Performance investigation of stacked-channel junctionless Tri-Gate FinFET 8T-SRAM cell
    Singh, Devenderpal
    Chaudhary, Shalini
    Dewan, Basudha
    Yadav, Menka
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (01):
  • [7] Analog/RF performance analysis of channel engineered high-K gate-stack based junctionless Trigate-FinFET
    Tayal, Shubham
    Nandi, Ashutosh
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 112 : 287 - 295
  • [8] Performance Study on a Tri-Gate SONOS Flash Memory with Gate Stack Engineering
    Park, Jeong-Gyu
    Yang, Seung-Dong
    Yun, Ho-Jin
    Jeong, Kwang-Seok
    Kim, Yu-Mi
    Lee, Hi-Deok
    Lee, Ga-Won
    Oh, Jae-Sub
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2011, 58 (05) : 1407 - 1410
  • [9] Analog and RF Performance Evaluation of Junctionless Accumulation Mode (JAM) Gate Stack Gate All Around (GS-GAA) FinFET
    Bhavya Kumar
    Rishu Chaujar
    Silicon, 2021, 13 : 919 - 927
  • [10] Analog and RF Performance Evaluation of Junctionless Accumulation Mode (JAM) Gate Stack Gate All Around (GS-GAA) FinFET
    Kumar, Bhavya
    Chaujar, Rishu
    SILICON, 2021, 13 (03) : 919 - 927