An Energy-Efficient SAR ADC With a Coarse-Fine Bypass Window Technique

被引:6
|
作者
Shen, Yi [1 ,2 ]
Liu, Jian [1 ]
Han, Chenxi [1 ]
Li, Angyang [1 ]
Liu, Shubin [1 ]
Ding, Ruixue [1 ,2 ]
Zhu, Zhangming [1 ,2 ]
机构
[1] Xidian Univ, Sch Microelect, Shaanxi Key Lab Integrated Circuits & Syst, Xian 710071, Peoples R China
[2] Xidian Univ, Hangzhou Inst Technol, Hangzhou 311200, Peoples R China
基金
中国国家自然科学基金;
关键词
Analog-to-digital converter (ADC); coarse-fine bypass window technique; energy-efficient; successive approximation register (SAR); COMPARATOR;
D O I
10.1109/TCSI.2022.3211461
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a coarse-fine bypass window technique to improve the energy efficiency of the successive approximation register (SAR) analog-to-digital converter (ADC) by skipping unnecessary conversion cycles when the input signal is within the bypass windows. It utilizes the time information of the MSB comparison to coarsely detect the input range without a dedicated timing budget. Based on the coarse detection results, the fine bypass window is configured by reusing the digital-to-analog converter (DAC) to accurately detect the input signal. Due to the presence of the coarse detection, the multi-window detection and its corresponding bypass operation are realized to maximize the effectiveness of the bypass window technique. In addition, the MSB-spilt switching scheme is proposed to reduce the DAC switch-back energy. A prototype 8-hit SAR ADC equipped with the proposed technique is fabricated in a 65-nm CMOS process. At a 350-MS/s sampling rate with a Nyquist input, the measured signal-to-noise-plus-distortion ratio (SNDR) and spurious-free dynamic ranges (SFDR) are 44.9 dB and 63.9 dB, respectively. At a supply voltage of 1.2 V, the ADC consumes power of 1.58 mW with the full-scale sinusoidal input signal. The ADC achieves an effective number of bits (ENOB) of 7.17 bit, resulting in a figure-of-merit (FoM) of 313 fJ/conversion-step. The ADC core occupies an active area of 0.0096 mm(2).
引用
收藏
页码:166 / 175
页数:10
相关论文
共 50 条
  • [31] A 10-b 200-kS/s 250-nA Self-Clocked Coarse-Fine SAR ADC
    Zhang, Yulin
    Bonizzoni, Edoardo
    Maloberti, Franco
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (10) : 924 - 928
  • [32] A highly energy-efficient, area-efficient switching scheme for SAR ADC in biomedical applications
    Yushi Chen
    Yiqi Zhuang
    Hualian Tang
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 133 - 143
  • [33] A highly energy-efficient, area-efficient switching scheme for SAR ADC in biomedical applications
    Chen, Yushi
    Zhuang, Yiqi
    Tang, Hualian
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (01) : 133 - 143
  • [34] A highly energy-efficient switching scheme for SAR ADC with the redundant capacitance splitting technology
    Jian Liu
    Shubin Liu
    Lei Huang
    Zhangming Zhu
    Analog Integrated Circuits and Signal Processing, 2018, 97 : 169 - 176
  • [35] Energy-efficient charge-average switching DAC with floating capacitors for SAR ADC
    Kim, Ju Eon
    Cho, Seong-Jin
    Kim, Yong Sin
    Lee, Seok
    Baek, Kwang-Hyun
    ELECTRONICS LETTERS, 2014, 50 (16) : 1131 - +
  • [36] Energy-efficient higher-side-reset-and-set switching scheme for SAR ADC
    Zhang, Hongshuai
    Zhang, Hong
    Zhang, Ruizhi
    ELECTRONICS LETTERS, 2017, 53 (18) : 1238 - +
  • [37] Two-step reset method for energy-efficient SAR ADC switching schemes
    Osipov, D.
    Paul, St.
    ELECTRONICS LETTERS, 2016, 52 (10) : 816 - 817
  • [38] A highly energy-efficient switching scheme for SAR ADC with the redundant capacitance splitting technology
    Liu, Jian
    Liu, Shubin
    Huang, Lei
    Zhu, Zhangming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (01) : 169 - 176
  • [39] Energy-efficient sub-DAC merging scheme for variable resolution SAR ADC
    Srinivasan, S. R.
    Balsara, P. T.
    ELECTRONICS LETTERS, 2014, 50 (20) : 1421 - 1422
  • [40] A highly energy-efficient, highly area-efficient capacitance multiplexing switching scheme for SAR ADC
    Jian Liu
    Ruixue Ding
    Shubin Liu
    Zhangming Zhu
    Analog Integrated Circuits and Signal Processing, 2018, 96 : 207 - 215