An Energy-Efficient SAR ADC With a Coarse-Fine Bypass Window Technique

被引:6
|
作者
Shen, Yi [1 ,2 ]
Liu, Jian [1 ]
Han, Chenxi [1 ]
Li, Angyang [1 ]
Liu, Shubin [1 ]
Ding, Ruixue [1 ,2 ]
Zhu, Zhangming [1 ,2 ]
机构
[1] Xidian Univ, Sch Microelect, Shaanxi Key Lab Integrated Circuits & Syst, Xian 710071, Peoples R China
[2] Xidian Univ, Hangzhou Inst Technol, Hangzhou 311200, Peoples R China
基金
中国国家自然科学基金;
关键词
Analog-to-digital converter (ADC); coarse-fine bypass window technique; energy-efficient; successive approximation register (SAR); COMPARATOR;
D O I
10.1109/TCSI.2022.3211461
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a coarse-fine bypass window technique to improve the energy efficiency of the successive approximation register (SAR) analog-to-digital converter (ADC) by skipping unnecessary conversion cycles when the input signal is within the bypass windows. It utilizes the time information of the MSB comparison to coarsely detect the input range without a dedicated timing budget. Based on the coarse detection results, the fine bypass window is configured by reusing the digital-to-analog converter (DAC) to accurately detect the input signal. Due to the presence of the coarse detection, the multi-window detection and its corresponding bypass operation are realized to maximize the effectiveness of the bypass window technique. In addition, the MSB-spilt switching scheme is proposed to reduce the DAC switch-back energy. A prototype 8-hit SAR ADC equipped with the proposed technique is fabricated in a 65-nm CMOS process. At a 350-MS/s sampling rate with a Nyquist input, the measured signal-to-noise-plus-distortion ratio (SNDR) and spurious-free dynamic ranges (SFDR) are 44.9 dB and 63.9 dB, respectively. At a supply voltage of 1.2 V, the ADC consumes power of 1.58 mW with the full-scale sinusoidal input signal. The ADC achieves an effective number of bits (ENOB) of 7.17 bit, resulting in a figure-of-merit (FoM) of 313 fJ/conversion-step. The ADC core occupies an active area of 0.0096 mm(2).
引用
收藏
页码:166 / 175
页数:10
相关论文
共 50 条
  • [1] A Capacitor Constructed Bypass Window Switching Scheme for Energy-Efficient SAR ADC
    Liu, Yao-Ping
    Yuan, Chao
    Hung, Yvonne Lam Ying
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1352 - 1355
  • [2] Energy-efficient switching scheme based on floating technique for SAR ADC
    Ruixue Ding
    Depeng Sun
    Shubin Liu
    Hongzhi Liang
    Zhangming Zhu
    Analog Integrated Circuits and Signal Processing, 2018, 97 : 115 - 122
  • [3] Energy-efficient switching scheme based on floating technique for SAR ADC
    Ding, Ruixue
    Sun, Depeng
    Liu, Shubin
    Liang, Hongzhi
    Zhu, Zhangming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (01) : 115 - 122
  • [4] An Energy-Efficient SAR ADC With a Partial-Monotonic Capacitor Switching Technique
    Hong, Xiang
    Yang, Chenchen
    Zhang, Xiaojie
    2017 IEEE 2ND ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC), 2017, : 2050 - 2054
  • [5] Machine-Learning Based Nonlinerity Correction for Coarse-Fine SAR-TDC Hybrid ADC
    Deng, Hao
    Fan, Qingjun
    Zhang, Runxi
    Chen, Jinghong
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 265 - 268
  • [6] Energy-efficient hybrid capacitor switching scheme for SAR ADC
    Xie, Liangbo
    Wen, Guangjun
    Liu, Jiaxin
    Wang, Yao
    ELECTRONICS LETTERS, 2014, 50 (01) : 22 - U33
  • [7] High energy-efficient capacitor array DAC for SAR ADC
    Hu, Yun-Feng
    Li, Bin
    Wu, Zhao-Hui
    Huanan Ligong Daxue Xuebao/Journal of South China University of Technology (Natural Science), 2015, 43 (09): : 47 - 53
  • [8] Energy-efficient switching scheme in SAR ADC for biomedical electronics
    Tong, Xingyuan
    Ghovanloo, Maysam
    ELECTRONICS LETTERS, 2015, 51 (09) : 676 - U34
  • [9] A 100MS/s 12-bit Coarse-Fine SAR ADC with Shared Split-CDAC
    Li, Manxin
    Chen, Yongzhen
    Ye, Fan
    Ren, Junyan
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [10] A 99.15% energy-reduced switching scheme based on HSRS coarse-fine architecture for SAR ADCs
    Yue, Peiyi
    Li, Yongyuan
    Liu, Shubin
    Zhu, Zhangming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 107 (01) : 1 - 14