3-D Heterogeneous Integration of RRAM-Based Compute-In-Memory: Impact of Integration Parameters on Inference Accuracy

被引:8
|
作者
Kaul, Ankit [1 ]
Luo, Yandong [1 ]
Peng, Xiaochen [1 ]
Manley, Madison [1 ]
Luo, Yuan-Chun [1 ]
Yu, Shimeng [1 ]
Bakir, Muhannad S. [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
Reliability; Common Information Model (electricity); Solid modeling; Semiconductor device modeling; Benchmark testing; Performance evaluation; Junctions; 3-D heterogeneous integration (3-D-HI); compute-in-memory (CIM); emerging nonvolatile memory (eNVM); machine-learning accelerator; RRAM reliability; thermal-induced retention drift; SILICON; DESIGN;
D O I
10.1109/TED.2022.3231570
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional heterogeneous integration (3-D-HI) has been proposed as a potential method to stack a large amount of embedded memory required in state-of-the-art compute-in-memory (CIM) artificial intelligence (AI) accelerators. While embedded nonvolatile memory, such as resistive RAM (RRAM), is a promising alternative to static random access memory (SRAM)/dynamic random access memory (DRAM) as a CIM synaptic device owing to high density, low leakage, and nondestructive read, thermal-induced device conductance drift remains a challenge. High-temperature-driven lower retention can be more significant in dense memory-logic 3-D integration due to increased volumetric power, which has not been studied in prior work. The scope of this work is to quantify the thermal impact of different 3-D-HI architectures on the reliability of 3-D-integrated binary RRAM devices for CIM applications. A device-integration-application reliability evaluation methodology is proposed, using which 3-D integration architectures and logic-memory partitioning configurations are benchmarked. Due to higher junction temperatures for memory tier in both five-tier monolithic 3-D (M3D) and five-tier through silicon via (TSV)-based 3-D compared to the 2-D baseline, the drop in inference accuracy at ten years is asymptotic to 80%. For our assumed device, integration, and application parameters, a three-tier configuration provides a balanced design option between thermal and application performance.
引用
收藏
页码:485 / 492
页数:8
相关论文
共 50 条
  • [21] Monolithic 3D Integration of High Endurance Multi-Bit Ferroelectric FET for Accelerating Compute-In-Memory
    Dutta, S.
    Ye, H.
    Chakraborty, W.
    Luo, Y-C
    San Jose, M.
    Grisafe, B.
    Khanna, A.
    Lightcap, I
    Shinde, S.
    Yu, S.
    Datta, S.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [22] An RRAM-Based Hierarchical Computing-in-Memory Architecture With Synchronous Parallelism for 3-D Point Cloud Recognition
    Ling, Yaotian
    Wang, Zongwei
    Wu, Lindong
    Cai, Yimao
    Huang, Ru
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (10) : 4412 - 4416
  • [23] Impact of Phase-Change Memory Drift on Energy Efficiency and Accuracy of Analog Compute-in-Memory Deep Learning Inference (Invited)
    Frank, Martin M.
    Li, Ning
    Rasch, Malte J.
    Jain, Shubham
    Chen, Ching-Tzu
    Muralidhar, Ramachandran
    Han, Jin-Ping
    Narayanan, Vijay
    Philip, Timothy M.
    Brew, Kevin
    Simon, Andrew
    Saraf, Iqbal
    Saulnier, Nicole
    Boybat, Irem
    Wozniak, Stanislaw
    Sebastian, Abu
    Narayanan, Pritish
    Mackin, Charles
    Chen, An
    Tsai, Hsinyu
    Burr, Geoffrey W.
    2023 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS, 2023,
  • [24] Monolithic 3D Integration of Analog RRAM-Based Computing-in-Memory and Sensor for Energy-Efficient Near-Sensor Computing
    Du, Yiwei
    Tang, Jianshi
    Li, Yijun
    Xi, Yue
    Li, Yuankun
    Li, Jiaming
    Huang, Heyi
    Qin, Qi
    Zhang, Qingtian
    Gao, Bin
    Deng, Ning
    Qian, He
    Wu, Huaqiang
    ADVANCED MATERIALS, 2024, 36 (22)
  • [25] Advances in 3-D integration of heterogeneous materials and technologies
    Temple, D.
    Lannon, J. M.
    Malta, D.
    Robinson, J. E.
    Coffman, P. R.
    Welch, T. B.
    Skokan, M. R.
    Moll, A. J.
    Knowlton, W. B.
    TECHNOLOGIES FOR SYNTHETIC ENVIRONMENTS: HARDWARE-IN-THE-LOOP TESTING XII, 2007, 6544
  • [26] Design Tradeoffs of Vertical RRAM-Based 3-D Cross-Point Array
    Chen, Pai-Yu
    Li, Zhiwei
    Yu, Shimeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (12) : 3460 - 3467
  • [27] Monolithic three-dimensional integration of RRAM-based hybrid memory architecture for one-shot learning
    Yijun Li
    Jianshi Tang
    Bin Gao
    Jian Yao
    Anjunyi Fan
    Bonan Yan
    Yuchao Yang
    Yue Xi
    Yuankun Li
    Jiaming Li
    Wen Sun
    Yiwei Du
    Zhengwu Liu
    Qingtian Zhang
    Song Qiu
    Qingwen Li
    He Qian
    Huaqiang Wu
    Nature Communications, 14 (1)
  • [28] An 8.8 TFLOPS/W Floating-Point RRAM-Based Compute-in-Memory Macro Using Low Latency Triangle-Style Mantissa Multiplication
    Hu, Xianwu
    Wang, Yu
    Ma, Zizhao
    Wen, Gan
    Wang, Zeming
    Lu, Zhichao
    Liu, Yunlong
    Li, Yanlei
    Liang, Xingdong
    Zeng, Xiaoyang
    Xie, Yufeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (11) : 4216 - 4220
  • [29] Monolithic three-dimensional integration of RRAM-based hybrid memory architecture for one-shot learning
    Li, Yijun
    Tang, Jianshi
    Gao, Bin
    Yao, Jian
    Fan, Anjunyi
    Yan, Bonan
    Yang, Yuchao
    Xi, Yue
    Li, Yuankun
    Li, Jiaming
    Sun, Wen
    Du, Yiwei
    Liu, Zhengwu
    Zhang, Qingtian
    Qiu, Song
    Li, Qingwen
    Qian, He
    Wu, Huaqiang
    NATURE COMMUNICATIONS, 2023, 14 (01)
  • [30] AFPR-CIM: An Analog-Domain Floating-Point RRAM-based Compute-In-Memory Architecture with Dynamic Range Adaptive FP-ADC
    Liu, Haobo
    Qian, Zhengyang
    Wu, Wei
    Ren, Hongwei
    Liu, Zhiwei
    Ni, Leibin
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,